ATM系统中的数据和缓冲区管理

S. Varada, Y. Yang, D. Evans
{"title":"ATM系统中的数据和缓冲区管理","authors":"S. Varada, Y. Yang, D. Evans","doi":"10.1109/LCN.1998.727676","DOIUrl":null,"url":null,"abstract":"The paper discusses the handling of data traffic, at an end-user host or access concentrator performing network adaptation functions, in a high speed asynchronous transfer mode (ATM) network environment. The challenges of handling data traffic in high speed networks are the processing power and space requirements. The hardware implementation of the required protocol processing, through a high gate density application specific integrated circuit (ASIC), provides much of the processing power; however, the space requirements for data handling are still demanding. From the reasons of cost and space, on a network adapter card, often such ASICs rely upon the host for data buffers in the host memory in addition to control and configuration. Such a reliance places demand on the host memory and requires a data and buffer management mechanism that provides a framework for optimization of the memory utilization and data packet latency. The design and implementation details of one such data and buffer management mechanism, the scatter and gather mechanism, are discussed in the paper.","PeriodicalId":211490,"journal":{"name":"Proceedings 23rd Annual Conference on Local Computer Networks. LCN'98 (Cat. No.98TB100260)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"1998-10-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Data and buffer management in ATM systems\",\"authors\":\"S. Varada, Y. Yang, D. Evans\",\"doi\":\"10.1109/LCN.1998.727676\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The paper discusses the handling of data traffic, at an end-user host or access concentrator performing network adaptation functions, in a high speed asynchronous transfer mode (ATM) network environment. The challenges of handling data traffic in high speed networks are the processing power and space requirements. The hardware implementation of the required protocol processing, through a high gate density application specific integrated circuit (ASIC), provides much of the processing power; however, the space requirements for data handling are still demanding. From the reasons of cost and space, on a network adapter card, often such ASICs rely upon the host for data buffers in the host memory in addition to control and configuration. Such a reliance places demand on the host memory and requires a data and buffer management mechanism that provides a framework for optimization of the memory utilization and data packet latency. The design and implementation details of one such data and buffer management mechanism, the scatter and gather mechanism, are discussed in the paper.\",\"PeriodicalId\":211490,\"journal\":{\"name\":\"Proceedings 23rd Annual Conference on Local Computer Networks. LCN'98 (Cat. No.98TB100260)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1998-10-11\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings 23rd Annual Conference on Local Computer Networks. LCN'98 (Cat. No.98TB100260)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/LCN.1998.727676\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings 23rd Annual Conference on Local Computer Networks. LCN'98 (Cat. No.98TB100260)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/LCN.1998.727676","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本文讨论了在高速异步传输模式(ATM)网络环境下,在终端用户主机或具有网络适应功能的接入集中器上处理数据流量的问题。在高速网络中处理数据流量的挑战是处理能力和空间需求。硬件实现所需的协议处理,通过高栅极密度专用集成电路(ASIC),提供了很大的处理能力;然而,数据处理的空间需求仍然很高。从成本和空间的原因来看,在网络适配器卡上,除了控制和配置之外,此类asic通常还依赖于主机内存中的数据缓冲区。这种依赖对主机内存提出了要求,并需要一个数据和缓冲区管理机制,该机制提供了一个框架来优化内存利用和数据包延迟。本文讨论了其中一种数据和缓冲管理机制——分散和收集机制的设计和实现细节。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Data and buffer management in ATM systems
The paper discusses the handling of data traffic, at an end-user host or access concentrator performing network adaptation functions, in a high speed asynchronous transfer mode (ATM) network environment. The challenges of handling data traffic in high speed networks are the processing power and space requirements. The hardware implementation of the required protocol processing, through a high gate density application specific integrated circuit (ASIC), provides much of the processing power; however, the space requirements for data handling are still demanding. From the reasons of cost and space, on a network adapter card, often such ASICs rely upon the host for data buffers in the host memory in addition to control and configuration. Such a reliance places demand on the host memory and requires a data and buffer management mechanism that provides a framework for optimization of the memory utilization and data packet latency. The design and implementation details of one such data and buffer management mechanism, the scatter and gather mechanism, are discussed in the paper.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信