{"title":"ATM系统中的数据和缓冲区管理","authors":"S. Varada, Y. Yang, D. Evans","doi":"10.1109/LCN.1998.727676","DOIUrl":null,"url":null,"abstract":"The paper discusses the handling of data traffic, at an end-user host or access concentrator performing network adaptation functions, in a high speed asynchronous transfer mode (ATM) network environment. The challenges of handling data traffic in high speed networks are the processing power and space requirements. The hardware implementation of the required protocol processing, through a high gate density application specific integrated circuit (ASIC), provides much of the processing power; however, the space requirements for data handling are still demanding. From the reasons of cost and space, on a network adapter card, often such ASICs rely upon the host for data buffers in the host memory in addition to control and configuration. Such a reliance places demand on the host memory and requires a data and buffer management mechanism that provides a framework for optimization of the memory utilization and data packet latency. The design and implementation details of one such data and buffer management mechanism, the scatter and gather mechanism, are discussed in the paper.","PeriodicalId":211490,"journal":{"name":"Proceedings 23rd Annual Conference on Local Computer Networks. LCN'98 (Cat. No.98TB100260)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"1998-10-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Data and buffer management in ATM systems\",\"authors\":\"S. Varada, Y. Yang, D. Evans\",\"doi\":\"10.1109/LCN.1998.727676\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The paper discusses the handling of data traffic, at an end-user host or access concentrator performing network adaptation functions, in a high speed asynchronous transfer mode (ATM) network environment. The challenges of handling data traffic in high speed networks are the processing power and space requirements. The hardware implementation of the required protocol processing, through a high gate density application specific integrated circuit (ASIC), provides much of the processing power; however, the space requirements for data handling are still demanding. From the reasons of cost and space, on a network adapter card, often such ASICs rely upon the host for data buffers in the host memory in addition to control and configuration. Such a reliance places demand on the host memory and requires a data and buffer management mechanism that provides a framework for optimization of the memory utilization and data packet latency. The design and implementation details of one such data and buffer management mechanism, the scatter and gather mechanism, are discussed in the paper.\",\"PeriodicalId\":211490,\"journal\":{\"name\":\"Proceedings 23rd Annual Conference on Local Computer Networks. LCN'98 (Cat. No.98TB100260)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1998-10-11\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings 23rd Annual Conference on Local Computer Networks. LCN'98 (Cat. No.98TB100260)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/LCN.1998.727676\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings 23rd Annual Conference on Local Computer Networks. LCN'98 (Cat. No.98TB100260)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/LCN.1998.727676","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
The paper discusses the handling of data traffic, at an end-user host or access concentrator performing network adaptation functions, in a high speed asynchronous transfer mode (ATM) network environment. The challenges of handling data traffic in high speed networks are the processing power and space requirements. The hardware implementation of the required protocol processing, through a high gate density application specific integrated circuit (ASIC), provides much of the processing power; however, the space requirements for data handling are still demanding. From the reasons of cost and space, on a network adapter card, often such ASICs rely upon the host for data buffers in the host memory in addition to control and configuration. Such a reliance places demand on the host memory and requires a data and buffer management mechanism that provides a framework for optimization of the memory utilization and data packet latency. The design and implementation details of one such data and buffer management mechanism, the scatter and gather mechanism, are discussed in the paper.