A. Batra, Ahmed Kamaleldin, L. Zhen, M. Wiemeler, D. Göhringer, T. Kaiser
{"title":"基于fpga的太赫兹SAR成像加速","authors":"A. Batra, Ahmed Kamaleldin, L. Zhen, M. Wiemeler, D. Göhringer, T. Kaiser","doi":"10.1109/IWMTS51331.2021.9486819","DOIUrl":null,"url":null,"abstract":"Terahertz (THz) Synthetic Aperture Radar (SAR) is an emerging domain as it provides high spatial resolution in the range of sub-mm compared to the conventional lower frequency spectrum SAR. Despite the limited propagation range at the THz spectrum, it is suitable for short-range applications. One primary potential application could be unmanned aerial vehicle (UAV) based THz SAR for environment mapping and profiling. To address real-time mapping/profiling, a Field-Programmable Gate Array (FPGA) based signal processing platform seems to be promising. Firstly, due to energy efficiency in comparison to CPU and GPU. Secondly, it provides massive parallelism data processing. Therefore, in this paper, a hardware-accelerated 2D THz SAR imaging is presented. The time-domain image reconstruction algorithm Backprojection is implemented using hardware description language (HDL) for the FPGA platform and in consideration of measured data for the 220-330 GHz spectrum. Further, the paper presents the estimation of accuracy in comparison to CPU-based results and hardware resource utilization. Besides, the analysis on execution time and speed-up is provided. The proposed SAR imaging accelerator is implemented and evaluated on Xilinx Zynq Ultrascale+ ZCU102 FPGA board.","PeriodicalId":429985,"journal":{"name":"2021 Fourth International Workshop on Mobile Terahertz Systems (IWMTS)","volume":"28 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-07-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"FPGA-Based Acceleration of THz SAR Imaging\",\"authors\":\"A. Batra, Ahmed Kamaleldin, L. Zhen, M. Wiemeler, D. Göhringer, T. Kaiser\",\"doi\":\"10.1109/IWMTS51331.2021.9486819\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Terahertz (THz) Synthetic Aperture Radar (SAR) is an emerging domain as it provides high spatial resolution in the range of sub-mm compared to the conventional lower frequency spectrum SAR. Despite the limited propagation range at the THz spectrum, it is suitable for short-range applications. One primary potential application could be unmanned aerial vehicle (UAV) based THz SAR for environment mapping and profiling. To address real-time mapping/profiling, a Field-Programmable Gate Array (FPGA) based signal processing platform seems to be promising. Firstly, due to energy efficiency in comparison to CPU and GPU. Secondly, it provides massive parallelism data processing. Therefore, in this paper, a hardware-accelerated 2D THz SAR imaging is presented. The time-domain image reconstruction algorithm Backprojection is implemented using hardware description language (HDL) for the FPGA platform and in consideration of measured data for the 220-330 GHz spectrum. Further, the paper presents the estimation of accuracy in comparison to CPU-based results and hardware resource utilization. Besides, the analysis on execution time and speed-up is provided. The proposed SAR imaging accelerator is implemented and evaluated on Xilinx Zynq Ultrascale+ ZCU102 FPGA board.\",\"PeriodicalId\":429985,\"journal\":{\"name\":\"2021 Fourth International Workshop on Mobile Terahertz Systems (IWMTS)\",\"volume\":\"28 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-07-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 Fourth International Workshop on Mobile Terahertz Systems (IWMTS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IWMTS51331.2021.9486819\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 Fourth International Workshop on Mobile Terahertz Systems (IWMTS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWMTS51331.2021.9486819","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Terahertz (THz) Synthetic Aperture Radar (SAR) is an emerging domain as it provides high spatial resolution in the range of sub-mm compared to the conventional lower frequency spectrum SAR. Despite the limited propagation range at the THz spectrum, it is suitable for short-range applications. One primary potential application could be unmanned aerial vehicle (UAV) based THz SAR for environment mapping and profiling. To address real-time mapping/profiling, a Field-Programmable Gate Array (FPGA) based signal processing platform seems to be promising. Firstly, due to energy efficiency in comparison to CPU and GPU. Secondly, it provides massive parallelism data processing. Therefore, in this paper, a hardware-accelerated 2D THz SAR imaging is presented. The time-domain image reconstruction algorithm Backprojection is implemented using hardware description language (HDL) for the FPGA platform and in consideration of measured data for the 220-330 GHz spectrum. Further, the paper presents the estimation of accuracy in comparison to CPU-based results and hardware resource utilization. Besides, the analysis on execution time and speed-up is provided. The proposed SAR imaging accelerator is implemented and evaluated on Xilinx Zynq Ultrascale+ ZCU102 FPGA board.