基于fpga的太赫兹SAR成像加速

A. Batra, Ahmed Kamaleldin, L. Zhen, M. Wiemeler, D. Göhringer, T. Kaiser
{"title":"基于fpga的太赫兹SAR成像加速","authors":"A. Batra, Ahmed Kamaleldin, L. Zhen, M. Wiemeler, D. Göhringer, T. Kaiser","doi":"10.1109/IWMTS51331.2021.9486819","DOIUrl":null,"url":null,"abstract":"Terahertz (THz) Synthetic Aperture Radar (SAR) is an emerging domain as it provides high spatial resolution in the range of sub-mm compared to the conventional lower frequency spectrum SAR. Despite the limited propagation range at the THz spectrum, it is suitable for short-range applications. One primary potential application could be unmanned aerial vehicle (UAV) based THz SAR for environment mapping and profiling. To address real-time mapping/profiling, a Field-Programmable Gate Array (FPGA) based signal processing platform seems to be promising. Firstly, due to energy efficiency in comparison to CPU and GPU. Secondly, it provides massive parallelism data processing. Therefore, in this paper, a hardware-accelerated 2D THz SAR imaging is presented. The time-domain image reconstruction algorithm Backprojection is implemented using hardware description language (HDL) for the FPGA platform and in consideration of measured data for the 220-330 GHz spectrum. Further, the paper presents the estimation of accuracy in comparison to CPU-based results and hardware resource utilization. Besides, the analysis on execution time and speed-up is provided. The proposed SAR imaging accelerator is implemented and evaluated on Xilinx Zynq Ultrascale+ ZCU102 FPGA board.","PeriodicalId":429985,"journal":{"name":"2021 Fourth International Workshop on Mobile Terahertz Systems (IWMTS)","volume":"28 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-07-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"FPGA-Based Acceleration of THz SAR Imaging\",\"authors\":\"A. Batra, Ahmed Kamaleldin, L. Zhen, M. Wiemeler, D. Göhringer, T. Kaiser\",\"doi\":\"10.1109/IWMTS51331.2021.9486819\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Terahertz (THz) Synthetic Aperture Radar (SAR) is an emerging domain as it provides high spatial resolution in the range of sub-mm compared to the conventional lower frequency spectrum SAR. Despite the limited propagation range at the THz spectrum, it is suitable for short-range applications. One primary potential application could be unmanned aerial vehicle (UAV) based THz SAR for environment mapping and profiling. To address real-time mapping/profiling, a Field-Programmable Gate Array (FPGA) based signal processing platform seems to be promising. Firstly, due to energy efficiency in comparison to CPU and GPU. Secondly, it provides massive parallelism data processing. Therefore, in this paper, a hardware-accelerated 2D THz SAR imaging is presented. The time-domain image reconstruction algorithm Backprojection is implemented using hardware description language (HDL) for the FPGA platform and in consideration of measured data for the 220-330 GHz spectrum. Further, the paper presents the estimation of accuracy in comparison to CPU-based results and hardware resource utilization. Besides, the analysis on execution time and speed-up is provided. The proposed SAR imaging accelerator is implemented and evaluated on Xilinx Zynq Ultrascale+ ZCU102 FPGA board.\",\"PeriodicalId\":429985,\"journal\":{\"name\":\"2021 Fourth International Workshop on Mobile Terahertz Systems (IWMTS)\",\"volume\":\"28 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-07-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 Fourth International Workshop on Mobile Terahertz Systems (IWMTS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IWMTS51331.2021.9486819\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 Fourth International Workshop on Mobile Terahertz Systems (IWMTS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWMTS51331.2021.9486819","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

摘要

太赫兹(THz)合成孔径雷达(SAR)是一个新兴的领域,因为与传统的低频SAR相比,它在亚毫米范围内提供了高的空间分辨率。尽管太赫兹频谱的传播范围有限,但它适用于近距离应用。一个主要的潜在应用可能是基于无人机(UAV)的太赫兹SAR用于环境测绘和剖面。为了解决实时映射/分析问题,基于现场可编程门阵列(FPGA)的信号处理平台似乎很有前途。首先,由于与CPU和GPU相比的能源效率。其次,它提供了海量并行数据处理。为此,本文提出了一种硬件加速的二维太赫兹SAR成像方法。考虑到220-330 GHz频谱的测量数据,利用FPGA平台上的硬件描述语言(HDL)实现了时域图像重建算法Backprojection。此外,本文还介绍了与基于cpu的结果和硬件资源利用率相比的精度估计。此外,还对执行时间和加速性能进行了分析。提出的SAR成像加速器在Xilinx Zynq Ultrascale+ ZCU102 FPGA板上进行了实现和评估。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
FPGA-Based Acceleration of THz SAR Imaging
Terahertz (THz) Synthetic Aperture Radar (SAR) is an emerging domain as it provides high spatial resolution in the range of sub-mm compared to the conventional lower frequency spectrum SAR. Despite the limited propagation range at the THz spectrum, it is suitable for short-range applications. One primary potential application could be unmanned aerial vehicle (UAV) based THz SAR for environment mapping and profiling. To address real-time mapping/profiling, a Field-Programmable Gate Array (FPGA) based signal processing platform seems to be promising. Firstly, due to energy efficiency in comparison to CPU and GPU. Secondly, it provides massive parallelism data processing. Therefore, in this paper, a hardware-accelerated 2D THz SAR imaging is presented. The time-domain image reconstruction algorithm Backprojection is implemented using hardware description language (HDL) for the FPGA platform and in consideration of measured data for the 220-330 GHz spectrum. Further, the paper presents the estimation of accuracy in comparison to CPU-based results and hardware resource utilization. Besides, the analysis on execution time and speed-up is provided. The proposed SAR imaging accelerator is implemented and evaluated on Xilinx Zynq Ultrascale+ ZCU102 FPGA board.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信