用于机器学习应用快速成型的Sigmoid激活函数VLSI架构。

Binit Kumar Pandit, A. Banerjee
{"title":"用于机器学习应用快速成型的Sigmoid激活函数VLSI架构。","authors":"Binit Kumar Pandit, A. Banerjee","doi":"10.1109/iSES52644.2021.00036","DOIUrl":null,"url":null,"abstract":"This paper presents a novel VLSI architecture design of the Sigmoid activation function using Chebyshev’s polynomial approximation for efficient hardware realization. The Sigmoid activation function is one of the key components for completing the classification task and provides generality to the deep networks. The complexity of the sigmoid function leads to low accuracy and longer latency in dedicated hardware design. Therefore, an accurate and fast hardware architecture of the sigmoid function is explored. Chebyshev’s polynomial approximation method is capable of reducing the sum of products (SOP) terms leading to optimum utilization of available hardware resources in FPGAs. The availability of a large number of embedded array multipliers in new FPGA families like Zynq, Kintex7, Virtex7, etc., makes hardware realization of non-linear functions like sigmoid easier and robust. The proposed VLSI architecture has been implemented and tested for its correctness on Xilinx’s Zynq UltraScale+ MPSoC ZCU104 Evaluation Kit using Xilinx Vivado 2018.3. software platform. It can be further used for any end-to-end prototyping using FPGAs and deployed for high-performance real-time applications.","PeriodicalId":293167,"journal":{"name":"2021 IEEE International Symposium on Smart Electronic Systems (iSES) (Formerly iNiS)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2021-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"VLSI Architecture of Sigmoid Activation Function for Rapid Prototyping of Machine Learning Applications.\",\"authors\":\"Binit Kumar Pandit, A. Banerjee\",\"doi\":\"10.1109/iSES52644.2021.00036\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a novel VLSI architecture design of the Sigmoid activation function using Chebyshev’s polynomial approximation for efficient hardware realization. The Sigmoid activation function is one of the key components for completing the classification task and provides generality to the deep networks. The complexity of the sigmoid function leads to low accuracy and longer latency in dedicated hardware design. Therefore, an accurate and fast hardware architecture of the sigmoid function is explored. Chebyshev’s polynomial approximation method is capable of reducing the sum of products (SOP) terms leading to optimum utilization of available hardware resources in FPGAs. The availability of a large number of embedded array multipliers in new FPGA families like Zynq, Kintex7, Virtex7, etc., makes hardware realization of non-linear functions like sigmoid easier and robust. The proposed VLSI architecture has been implemented and tested for its correctness on Xilinx’s Zynq UltraScale+ MPSoC ZCU104 Evaluation Kit using Xilinx Vivado 2018.3. software platform. It can be further used for any end-to-end prototyping using FPGAs and deployed for high-performance real-time applications.\",\"PeriodicalId\":293167,\"journal\":{\"name\":\"2021 IEEE International Symposium on Smart Electronic Systems (iSES) (Formerly iNiS)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 IEEE International Symposium on Smart Electronic Systems (iSES) (Formerly iNiS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/iSES52644.2021.00036\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE International Symposium on Smart Electronic Systems (iSES) (Formerly iNiS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/iSES52644.2021.00036","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本文提出了一种基于切比雪夫多项式近似的Sigmoid激活函数的VLSI结构设计,以实现高效的硬件实现。Sigmoid激活函数是完成分类任务的关键组件之一,为深度网络提供了通用性。在专用硬件设计中,sigmoid函数的复杂性导致精度低、延迟长。为此,探索了一种精确、快速的s型函数硬件结构。切比雪夫多项式近似方法能够减少乘积和(SOP)项,从而使fpga中可用硬件资源得到最佳利用。在Zynq、Kintex7、Virtex7等新的FPGA系列中,大量嵌入式阵列乘法器的可用性使得sigmoid等非线性函数的硬件实现更加容易和健壮。所提出的VLSI架构已在Xilinx的Zynq UltraScale+ MPSoC ZCU104评估套件上使用Xilinx Vivado 2018.3实现并测试了其正确性。软件平台。它可以进一步用于使用fpga的任何端到端原型设计,并部署为高性能实时应用程序。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
VLSI Architecture of Sigmoid Activation Function for Rapid Prototyping of Machine Learning Applications.
This paper presents a novel VLSI architecture design of the Sigmoid activation function using Chebyshev’s polynomial approximation for efficient hardware realization. The Sigmoid activation function is one of the key components for completing the classification task and provides generality to the deep networks. The complexity of the sigmoid function leads to low accuracy and longer latency in dedicated hardware design. Therefore, an accurate and fast hardware architecture of the sigmoid function is explored. Chebyshev’s polynomial approximation method is capable of reducing the sum of products (SOP) terms leading to optimum utilization of available hardware resources in FPGAs. The availability of a large number of embedded array multipliers in new FPGA families like Zynq, Kintex7, Virtex7, etc., makes hardware realization of non-linear functions like sigmoid easier and robust. The proposed VLSI architecture has been implemented and tested for its correctness on Xilinx’s Zynq UltraScale+ MPSoC ZCU104 Evaluation Kit using Xilinx Vivado 2018.3. software platform. It can be further used for any end-to-end prototyping using FPGAs and deployed for high-performance real-time applications.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信