M. D. de Brito, Artur A. de Carvalho, R. B. Godoy, Anderson S. Volpato, L. F. S. C. Pereira, E. Batista
{"title":"一种新的用于直流偏置抑制的正序检测器锁相环算法","authors":"M. D. de Brito, Artur A. de Carvalho, R. B. Godoy, Anderson S. Volpato, L. F. S. C. Pereira, E. Batista","doi":"10.1109/COBEP53665.2021.9684140","DOIUrl":null,"url":null,"abstract":"This paper put forward a novel positive sequence detector phase-locked loop (PLL) algorithm established with all-pass filters to reduce the effects of the DC components present in the input signals of the PLL. The proposed algorithm was compared with a modified version of a Double Second-Order Generalized Integrator PLL, and a Fixed-Frequency Orthogonal Signal Generator PLL, which is a recent algorithm with promising results. For comparison criteria, the three PLLs were simulated using MATLAB/Simulink® platform, processing input signals with DC offset.","PeriodicalId":442384,"journal":{"name":"2021 Brazilian Power Electronics Conference (COBEP)","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-11-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A New Positive-Sequence Detector Phase-Locked Loop Algorithm for DC Offset Rejection\",\"authors\":\"M. D. de Brito, Artur A. de Carvalho, R. B. Godoy, Anderson S. Volpato, L. F. S. C. Pereira, E. Batista\",\"doi\":\"10.1109/COBEP53665.2021.9684140\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper put forward a novel positive sequence detector phase-locked loop (PLL) algorithm established with all-pass filters to reduce the effects of the DC components present in the input signals of the PLL. The proposed algorithm was compared with a modified version of a Double Second-Order Generalized Integrator PLL, and a Fixed-Frequency Orthogonal Signal Generator PLL, which is a recent algorithm with promising results. For comparison criteria, the three PLLs were simulated using MATLAB/Simulink® platform, processing input signals with DC offset.\",\"PeriodicalId\":442384,\"journal\":{\"name\":\"2021 Brazilian Power Electronics Conference (COBEP)\",\"volume\":\"26 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-11-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 Brazilian Power Electronics Conference (COBEP)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/COBEP53665.2021.9684140\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 Brazilian Power Electronics Conference (COBEP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/COBEP53665.2021.9684140","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A New Positive-Sequence Detector Phase-Locked Loop Algorithm for DC Offset Rejection
This paper put forward a novel positive sequence detector phase-locked loop (PLL) algorithm established with all-pass filters to reduce the effects of the DC components present in the input signals of the PLL. The proposed algorithm was compared with a modified version of a Double Second-Order Generalized Integrator PLL, and a Fixed-Frequency Orthogonal Signal Generator PLL, which is a recent algorithm with promising results. For comparison criteria, the three PLLs were simulated using MATLAB/Simulink® platform, processing input signals with DC offset.