{"title":"采用双栅晶体管的双极四掷射频CMOS开关设计","authors":"V. Srivastava, K. S. Yadav, G. Singh","doi":"10.1109/INDCON.2010.5712754","DOIUrl":null,"url":null,"abstract":"In this paper, we have explored the design features of a Double-Pole Four-Throw (DP4T) RF CMOS switch with use of a novel Vertical Slit Field Effect Transistor (VSFET). This proposed switch circuit uses the double-gate which minimizes the number of transistors and increases the logic density of the transistor per unit area as compare to simple switch. These double gates are independently controlled. This will provide a switch with a drive circuit that free from signal propagation delay and additional voltage power supply. Further, main objective is to provide a plurality of such switches arranged in a densely configured switch array, where the power and circuit area is reduced as compared to a tied gate configuration.","PeriodicalId":109071,"journal":{"name":"2010 Annual IEEE India Conference (INDICON)","volume":"42 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":"{\"title\":\"Double-Pole Four-Throw RF CMOS switch design with double-gate transistors\",\"authors\":\"V. Srivastava, K. S. Yadav, G. Singh\",\"doi\":\"10.1109/INDCON.2010.5712754\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we have explored the design features of a Double-Pole Four-Throw (DP4T) RF CMOS switch with use of a novel Vertical Slit Field Effect Transistor (VSFET). This proposed switch circuit uses the double-gate which minimizes the number of transistors and increases the logic density of the transistor per unit area as compare to simple switch. These double gates are independently controlled. This will provide a switch with a drive circuit that free from signal propagation delay and additional voltage power supply. Further, main objective is to provide a plurality of such switches arranged in a densely configured switch array, where the power and circuit area is reduced as compared to a tied gate configuration.\",\"PeriodicalId\":109071,\"journal\":{\"name\":\"2010 Annual IEEE India Conference (INDICON)\",\"volume\":\"42 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"13\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 Annual IEEE India Conference (INDICON)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/INDCON.2010.5712754\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 Annual IEEE India Conference (INDICON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/INDCON.2010.5712754","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Double-Pole Four-Throw RF CMOS switch design with double-gate transistors
In this paper, we have explored the design features of a Double-Pole Four-Throw (DP4T) RF CMOS switch with use of a novel Vertical Slit Field Effect Transistor (VSFET). This proposed switch circuit uses the double-gate which minimizes the number of transistors and increases the logic density of the transistor per unit area as compare to simple switch. These double gates are independently controlled. This will provide a switch with a drive circuit that free from signal propagation delay and additional voltage power supply. Further, main objective is to provide a plurality of such switches arranged in a densely configured switch array, where the power and circuit area is reduced as compared to a tied gate configuration.