快速以太网中高效的数字基线漂移算法及其体系结构

J. Baek, J. Hong, M. Sunwoo, K.U. Kim
{"title":"快速以太网中高效的数字基线漂移算法及其体系结构","authors":"J. Baek, J. Hong, M. Sunwoo, K.U. Kim","doi":"10.1109/SIPS.2004.1363038","DOIUrl":null,"url":null,"abstract":"The paper proposes an efficient digital baseline wander (BLW) algorithm and its hardware architecture for 100BASE-TX Ethernet. The proposed BLW compensator uses four symbols, including the present symbol, and can remove BLW at the channel having large BLW or having a killing packet. The proposed BLW compensator is purely implemented in a digital domain. To verify the performance of the proposed BLW compensator, we simulate a 100BASE-TX DSP submodule using the SPW/spl trade/ tool. The DSP submodule has been modeled by Verilog-HDL and synthesized using the 0.18 /spl mu/m SEC cell library. The measured BER is less than 10/sup -10/ when the transmitted data is received up to 150 m. The implemented DSP submodule operates at 142.7 MHz and consists of 128,528 gates. Since the 1000Base-T receiver uses DSP submodule similar to 100BASE-TX receiver, the proposed architecture can be reused for gigabit Ethernet.","PeriodicalId":384858,"journal":{"name":"IEEE Workshop onSignal Processing Systems, 2004. SIPS 2004.","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-12-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"Efficient digital baseline wander algorithm and its architecture for fast Ethernet\",\"authors\":\"J. Baek, J. Hong, M. Sunwoo, K.U. Kim\",\"doi\":\"10.1109/SIPS.2004.1363038\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The paper proposes an efficient digital baseline wander (BLW) algorithm and its hardware architecture for 100BASE-TX Ethernet. The proposed BLW compensator uses four symbols, including the present symbol, and can remove BLW at the channel having large BLW or having a killing packet. The proposed BLW compensator is purely implemented in a digital domain. To verify the performance of the proposed BLW compensator, we simulate a 100BASE-TX DSP submodule using the SPW/spl trade/ tool. The DSP submodule has been modeled by Verilog-HDL and synthesized using the 0.18 /spl mu/m SEC cell library. The measured BER is less than 10/sup -10/ when the transmitted data is received up to 150 m. The implemented DSP submodule operates at 142.7 MHz and consists of 128,528 gates. Since the 1000Base-T receiver uses DSP submodule similar to 100BASE-TX receiver, the proposed architecture can be reused for gigabit Ethernet.\",\"PeriodicalId\":384858,\"journal\":{\"name\":\"IEEE Workshop onSignal Processing Systems, 2004. SIPS 2004.\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-12-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE Workshop onSignal Processing Systems, 2004. SIPS 2004.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SIPS.2004.1363038\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Workshop onSignal Processing Systems, 2004. SIPS 2004.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SIPS.2004.1363038","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

摘要

提出了一种适用于100BASE-TX以太网的高效数字基线漂移算法及其硬件结构。所提出的BLW补偿器采用包括当前符号在内的4个符号,可以在BLW较大的信道或具有终止包的信道上去除BLW。所提出的BLW补偿器完全在数字域实现。为了验证所提出的BLW补偿器的性能,我们使用SPW/spl交易/工具模拟了100BASE-TX DSP子模块。DSP子模块采用Verilog-HDL建模,采用0.18 /spl mu/m SEC细胞库进行合成。当传输距离达到150m时,测得的误码率小于10/sup -10/。实现的DSP子模块工作频率为142.7 MHz,由128,528个门组成。由于1000Base-T接收器使用类似于100BASE-TX接收器的DSP子模块,因此所提出的架构可以重复用于千兆以太网。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Efficient digital baseline wander algorithm and its architecture for fast Ethernet
The paper proposes an efficient digital baseline wander (BLW) algorithm and its hardware architecture for 100BASE-TX Ethernet. The proposed BLW compensator uses four symbols, including the present symbol, and can remove BLW at the channel having large BLW or having a killing packet. The proposed BLW compensator is purely implemented in a digital domain. To verify the performance of the proposed BLW compensator, we simulate a 100BASE-TX DSP submodule using the SPW/spl trade/ tool. The DSP submodule has been modeled by Verilog-HDL and synthesized using the 0.18 /spl mu/m SEC cell library. The measured BER is less than 10/sup -10/ when the transmitted data is received up to 150 m. The implemented DSP submodule operates at 142.7 MHz and consists of 128,528 gates. Since the 1000Base-T receiver uses DSP submodule similar to 100BASE-TX receiver, the proposed architecture can be reused for gigabit Ethernet.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信