{"title":"重叠和搭接条件下6nm Finfet隧穿效应的设计与优化","authors":"Intekhab Usta, Manish Singhal","doi":"10.1109/ISCON47742.2019.9036230","DOIUrl":null,"url":null,"abstract":"FinFET is a type of multi-gate Metal Oxide Semiconductor Field Effect Transistor where gate covers around the slim tri-gate FinFET [1]. Since the channels are completely surrounded by the gate, the overall inversion layer is larger, which results more drain current. It can be optimized with multiple fins. This structure also characterize very little leakage current flow through the body when the transistor is in OFF state and therefore results in optimized performance and low static power.","PeriodicalId":124412,"journal":{"name":"2019 4th International Conference on Information Systems and Computer Networks (ISCON)","volume":"99 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Design and Optimization of 6nm Finfet Tunneling Effect under Overlap and Underlap Condition\",\"authors\":\"Intekhab Usta, Manish Singhal\",\"doi\":\"10.1109/ISCON47742.2019.9036230\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"FinFET is a type of multi-gate Metal Oxide Semiconductor Field Effect Transistor where gate covers around the slim tri-gate FinFET [1]. Since the channels are completely surrounded by the gate, the overall inversion layer is larger, which results more drain current. It can be optimized with multiple fins. This structure also characterize very little leakage current flow through the body when the transistor is in OFF state and therefore results in optimized performance and low static power.\",\"PeriodicalId\":124412,\"journal\":{\"name\":\"2019 4th International Conference on Information Systems and Computer Networks (ISCON)\",\"volume\":\"99 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 4th International Conference on Information Systems and Computer Networks (ISCON)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISCON47742.2019.9036230\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 4th International Conference on Information Systems and Computer Networks (ISCON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCON47742.2019.9036230","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design and Optimization of 6nm Finfet Tunneling Effect under Overlap and Underlap Condition
FinFET is a type of multi-gate Metal Oxide Semiconductor Field Effect Transistor where gate covers around the slim tri-gate FinFET [1]. Since the channels are completely surrounded by the gate, the overall inversion layer is larger, which results more drain current. It can be optimized with multiple fins. This structure also characterize very little leakage current flow through the body when the transistor is in OFF state and therefore results in optimized performance and low static power.