用于需要电流隔离的光束测试装置的定时同步器系统

L. Meder, D. Emschermann, J. Fruhauf, W. Muller, J. Becker
{"title":"用于需要电流隔离的光束测试装置的定时同步器系统","authors":"L. Meder, D. Emschermann, J. Fruhauf, W. Muller, J. Becker","doi":"10.1109/rtc.2016.7543119","DOIUrl":null,"url":null,"abstract":"In beam test setups detector elements together with a readout composed of Frontend Electronics and usually an Field-Programmable Gate Array (FPGA) based layer are being analyzed. The frontend electronics is in this scenario often directly connected to both the detector and the FPGA layer what in many cases requires sharing the ground potentials of these layers. This setup can become problematic if parts of the detector need to be operated at different high-voltage potentials, since all of the FPGA boards need to receive a common clock and timing reference in order to synchronize the readout. Thus, for the context of the CBM experiment a versatile Timing Synchronizer system was designed providing galvanically isolated timing distribution links.","PeriodicalId":383702,"journal":{"name":"2016 IEEE-NPSS Real Time Conference (RT)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A timing synchronizer system for beam test setups requiring galvanic isolation\",\"authors\":\"L. Meder, D. Emschermann, J. Fruhauf, W. Muller, J. Becker\",\"doi\":\"10.1109/rtc.2016.7543119\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In beam test setups detector elements together with a readout composed of Frontend Electronics and usually an Field-Programmable Gate Array (FPGA) based layer are being analyzed. The frontend electronics is in this scenario often directly connected to both the detector and the FPGA layer what in many cases requires sharing the ground potentials of these layers. This setup can become problematic if parts of the detector need to be operated at different high-voltage potentials, since all of the FPGA boards need to receive a common clock and timing reference in order to synchronize the readout. Thus, for the context of the CBM experiment a versatile Timing Synchronizer system was designed providing galvanically isolated timing distribution links.\",\"PeriodicalId\":383702,\"journal\":{\"name\":\"2016 IEEE-NPSS Real Time Conference (RT)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE-NPSS Real Time Conference (RT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/rtc.2016.7543119\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE-NPSS Real Time Conference (RT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/rtc.2016.7543119","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

在波束测试装置中,检测器元件与由前端电子器件和通常基于现场可编程门阵列(FPGA)的层组成的读出器一起进行了分析。在这种情况下,前端电子器件通常直接连接到探测器和FPGA层,在许多情况下需要共享这些层的地电位。如果检测器的各个部分需要在不同的高压电位下工作,这种设置可能会出现问题,因为所有的FPGA板都需要接收一个公共时钟和时序参考,以便同步读出。因此,在CBM实验的背景下,设计了一个多功能定时同步器系统,提供电隔离定时分配链路。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A timing synchronizer system for beam test setups requiring galvanic isolation
In beam test setups detector elements together with a readout composed of Frontend Electronics and usually an Field-Programmable Gate Array (FPGA) based layer are being analyzed. The frontend electronics is in this scenario often directly connected to both the detector and the FPGA layer what in many cases requires sharing the ground potentials of these layers. This setup can become problematic if parts of the detector need to be operated at different high-voltage potentials, since all of the FPGA boards need to receive a common clock and timing reference in order to synchronize the readout. Thus, for the context of the CBM experiment a versatile Timing Synchronizer system was designed providing galvanically isolated timing distribution links.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信