{"title":"便携式数字频谱分析仪的多级FIR滤波器设计","authors":"Hyukjin Lim, Seongjoo Lee","doi":"10.1109/ELINFOCOM.2014.6914354","DOIUrl":null,"url":null,"abstract":"In this paper proposed is a cost-efficient architecture of FIR filter for portable digital spectrum analyzers. In order to reduce the hardware complexity, we split an FIR filter into multiple stages, which share the hardware resources such as multipliers and adders with one another. It makes sense because portable spectrum analyzers should be implemented with very low hardware costs and the real-time working is not mandatory in the systems. The proposed architecture can reduce the hardware costs to a quarter of existing FIR filter's complexity.","PeriodicalId":360207,"journal":{"name":"2014 International Conference on Electronics, Information and Communications (ICEIC)","volume":"349 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-10-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Multi-stage FIR filter design for portable digital spectrum analyzers\",\"authors\":\"Hyukjin Lim, Seongjoo Lee\",\"doi\":\"10.1109/ELINFOCOM.2014.6914354\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper proposed is a cost-efficient architecture of FIR filter for portable digital spectrum analyzers. In order to reduce the hardware complexity, we split an FIR filter into multiple stages, which share the hardware resources such as multipliers and adders with one another. It makes sense because portable spectrum analyzers should be implemented with very low hardware costs and the real-time working is not mandatory in the systems. The proposed architecture can reduce the hardware costs to a quarter of existing FIR filter's complexity.\",\"PeriodicalId\":360207,\"journal\":{\"name\":\"2014 International Conference on Electronics, Information and Communications (ICEIC)\",\"volume\":\"349 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-10-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 International Conference on Electronics, Information and Communications (ICEIC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ELINFOCOM.2014.6914354\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 International Conference on Electronics, Information and Communications (ICEIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ELINFOCOM.2014.6914354","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Multi-stage FIR filter design for portable digital spectrum analyzers
In this paper proposed is a cost-efficient architecture of FIR filter for portable digital spectrum analyzers. In order to reduce the hardware complexity, we split an FIR filter into multiple stages, which share the hardware resources such as multipliers and adders with one another. It makes sense because portable spectrum analyzers should be implemented with very low hardware costs and the real-time working is not mandatory in the systems. The proposed architecture can reduce the hardware costs to a quarter of existing FIR filter's complexity.