基于单时钟脉冲CMOS电容耦合阈值逻辑的通用逻辑门和多数逻辑门设计

Arpita Dey, Mili Sarkar, Riddhi Roy, Tamonash Kanti Santra, G. S. Taki
{"title":"基于单时钟脉冲CMOS电容耦合阈值逻辑的通用逻辑门和多数逻辑门设计","authors":"Arpita Dey, Mili Sarkar, Riddhi Roy, Tamonash Kanti Santra, G. S. Taki","doi":"10.1109/IEMTRONICS51293.2020.9216413","DOIUrl":null,"url":null,"abstract":"In this era of rapid advancement in IC technology, multi-valued logic is playing a bigger role in incorporating multiple functions within single block. Threshold logic gate using Capacitor coupling logic is one of the most effective methods which has given fruitful results. This research paper presents one capacitor coupling logic (C3L) circuit with one clock pulse to implement the CMOS based threshold logic gates .All the simulations are carried out in TANNER software(T spice) using 250nm technology. Here NOR, NAND, AND, OR and majority gate have been designed using this CCLG(Capacitor Coupling Logic Gate) by changing the value of a reference voltage.","PeriodicalId":269697,"journal":{"name":"2020 IEEE International IOT, Electronics and Mechatronics Conference (IEMTRONICS)","volume":"151 ","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design of Universal logic gates and Majority Gate Using One clock pulse based CMOS Capacitor Coupled Threshold Logic\",\"authors\":\"Arpita Dey, Mili Sarkar, Riddhi Roy, Tamonash Kanti Santra, G. S. Taki\",\"doi\":\"10.1109/IEMTRONICS51293.2020.9216413\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this era of rapid advancement in IC technology, multi-valued logic is playing a bigger role in incorporating multiple functions within single block. Threshold logic gate using Capacitor coupling logic is one of the most effective methods which has given fruitful results. This research paper presents one capacitor coupling logic (C3L) circuit with one clock pulse to implement the CMOS based threshold logic gates .All the simulations are carried out in TANNER software(T spice) using 250nm technology. Here NOR, NAND, AND, OR and majority gate have been designed using this CCLG(Capacitor Coupling Logic Gate) by changing the value of a reference voltage.\",\"PeriodicalId\":269697,\"journal\":{\"name\":\"2020 IEEE International IOT, Electronics and Mechatronics Conference (IEMTRONICS)\",\"volume\":\"151 \",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 IEEE International IOT, Electronics and Mechatronics Conference (IEMTRONICS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEMTRONICS51293.2020.9216413\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE International IOT, Electronics and Mechatronics Conference (IEMTRONICS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEMTRONICS51293.2020.9216413","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

在这个集成电路技术飞速发展的时代,多值逻辑在将多个功能集成到单个模块中发挥着越来越大的作用。采用电容耦合逻辑的阈值逻辑门是最有效的方法之一,并取得了丰硕的成果。本文提出了一种电容耦合逻辑(C3L)电路和一个时钟脉冲来实现基于CMOS的阈值逻辑门,所有的仿真都是在TANNER软件(T spice)中使用250nm技术进行的。在这里,通过改变参考电压的值,使用CCLG(电容耦合逻辑门)设计了NOR, NAND, AND, OR和多数门。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design of Universal logic gates and Majority Gate Using One clock pulse based CMOS Capacitor Coupled Threshold Logic
In this era of rapid advancement in IC technology, multi-valued logic is playing a bigger role in incorporating multiple functions within single block. Threshold logic gate using Capacitor coupling logic is one of the most effective methods which has given fruitful results. This research paper presents one capacitor coupling logic (C3L) circuit with one clock pulse to implement the CMOS based threshold logic gates .All the simulations are carried out in TANNER software(T spice) using 250nm technology. Here NOR, NAND, AND, OR and majority gate have been designed using this CCLG(Capacitor Coupling Logic Gate) by changing the value of a reference voltage.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信