Characterizing the current degradation of abnormally structured MOS transistors using a 3D Poisson solver

Jin-Kyu Park, Keun-Ho Lee, C. Lee, Gi-Young Yang, Young-Kwan Park, J. Kong
{"title":"Characterizing the current degradation of abnormally structured MOS transistors using a 3D Poisson solver","authors":"Jin-Kyu Park, Keun-Ho Lee, C. Lee, Gi-Young Yang, Young-Kwan Park, J. Kong","doi":"10.1109/ISQED.2002.996765","DOIUrl":null,"url":null,"abstract":"An efficient modeling methodology for abnormally structured MOS transistors is presented. Contrary to the previous method utilizing a 3D device simulator, only the 3D Poisson solver is used to characterize the current degradation effects by extracting the parasitic source and drain resistances, and the effective transistor width of the abnormal transistors. For the frequent modifications of the layout design, the easiness of the proposed method guarantees the efficient reflection of the current degradation effect in circuit simulation. This method is applied to 0.17 /spl mu/m DRAM process and the good agreements with the measured data are examined.","PeriodicalId":20510,"journal":{"name":"Proceedings International Symposium on Quality Electronic Design","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2002-03-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings International Symposium on Quality Electronic Design","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2002.996765","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

An efficient modeling methodology for abnormally structured MOS transistors is presented. Contrary to the previous method utilizing a 3D device simulator, only the 3D Poisson solver is used to characterize the current degradation effects by extracting the parasitic source and drain resistances, and the effective transistor width of the abnormal transistors. For the frequent modifications of the layout design, the easiness of the proposed method guarantees the efficient reflection of the current degradation effect in circuit simulation. This method is applied to 0.17 /spl mu/m DRAM process and the good agreements with the measured data are examined.
利用三维泊松求解器表征结构异常的MOS晶体管的电流退化
提出了一种结构异常MOS晶体管的有效建模方法。与以往利用三维器件模拟器的方法不同,本文仅使用三维泊松求解器通过提取寄生源和漏极电阻以及异常晶体管的有效晶体管宽度来表征电流退化效应。对于布局设计的频繁修改,该方法的简单性保证了电路仿真中电流退化效应的有效反映。将该方法应用于0.17 /spl mu/m DRAM工艺,与实测数据吻合良好。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信