{"title":"Systolic architectures for parallel Fourier transform","authors":"T. Baradaran-Seyed, L. G. Johnson, B. Karimi","doi":"10.1109/MWSCAS.1991.252044","DOIUrl":null,"url":null,"abstract":"Novel systolic architectures are proposed for the computation of the Fourier transform based on the generation of the coefficients of the transform during the computation. These architectures require fewer input/output pins on the chip. The novel architectures are also extremely modular and cascadable, and thus are amenable to efficient VLSI implementation. The VLSI complexity of the architectures is compared with that of existing parallel architectures.<<ETX>>","PeriodicalId":6453,"journal":{"name":"[1991] Proceedings of the 34th Midwest Symposium on Circuits and Systems","volume":"48 1","pages":"283-286 vol.1"},"PeriodicalIF":0.0000,"publicationDate":"1991-05-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"[1991] Proceedings of the 34th Midwest Symposium on Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSCAS.1991.252044","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
Novel systolic architectures are proposed for the computation of the Fourier transform based on the generation of the coefficients of the transform during the computation. These architectures require fewer input/output pins on the chip. The novel architectures are also extremely modular and cascadable, and thus are amenable to efficient VLSI implementation. The VLSI complexity of the architectures is compared with that of existing parallel architectures.<>