Extracting the floating gate voltage on the multiple-input FGMOS transistor

C. Davila-Saldivar, A. Medina-Vázquez, Abimael Jiménez-Pérez, M. A. Gurrola-Navarro
{"title":"Extracting the floating gate voltage on the multiple-input FGMOS transistor","authors":"C. Davila-Saldivar, A. Medina-Vázquez, Abimael Jiménez-Pérez, M. A. Gurrola-Navarro","doi":"10.1109/ICEEE.2014.6978250","DOIUrl":null,"url":null,"abstract":"The extraction of the floating gate voltage on the Multiple-Input Floating-Gate Transistor is discussed in order to understand their behavior in a better way. The lack of linearity at very low voltage is discussed. The presence of a residual charge on the floating gate is experimentally shown despite the use of metal contact to discharge it. This analysis is useful to enhance the mathematical model and consequently to have better results in the simulation process especially when this device is used as an entirely analog processing element. Methods to extract and plot the floating gate voltage are addressed. A comparison between analytical and experimental results is shown.","PeriodicalId":6661,"journal":{"name":"2014 11th International Conference on Electrical Engineering, Computing Science and Automatic Control (CCE)","volume":"49 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2014-12-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 11th International Conference on Electrical Engineering, Computing Science and Automatic Control (CCE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEEE.2014.6978250","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

The extraction of the floating gate voltage on the Multiple-Input Floating-Gate Transistor is discussed in order to understand their behavior in a better way. The lack of linearity at very low voltage is discussed. The presence of a residual charge on the floating gate is experimentally shown despite the use of metal contact to discharge it. This analysis is useful to enhance the mathematical model and consequently to have better results in the simulation process especially when this device is used as an entirely analog processing element. Methods to extract and plot the floating gate voltage are addressed. A comparison between analytical and experimental results is shown.
提取多输入FGMOS晶体管上的浮栅电压
讨论了多输入浮栅晶体管浮栅电压的提取方法,以便更好地理解其特性。讨论了极低电压下线性度的不足。实验表明,尽管使用金属触点放电,浮栅上仍存在残余电荷。这种分析有助于增强数学模型,从而在仿真过程中获得更好的结果,特别是当该器件被用作完全模拟处理元件时。讨论了浮栅电压的提取和绘制方法。给出了分析结果与实验结果的比较。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信