Optimization of repeater size to minimize interconnect line-induced delay time for high performance VLSI circuits

M. Jang, H. Lee, Myoung-Kyu Park, Hae-Wang Lee, Kyung-Jin Yoo, Sang-Bok Lee, Sungwoong Chung, D. Kang, J. Hwang
{"title":"Optimization of repeater size to minimize interconnect line-induced delay time for high performance VLSI circuits","authors":"M. Jang, H. Lee, Myoung-Kyu Park, Hae-Wang Lee, Kyung-Jin Yoo, Sang-Bok Lee, Sungwoong Chung, D. Kang, J. Hwang","doi":"10.1109/ICVC.1999.820815","DOIUrl":null,"url":null,"abstract":"In this paper the dependence of interconnect line-induced delay time on the repeater size is characterized. In case of capacitance dominant interconnect line, the total delay time decreases as repeater size increases. However there exists a point where the delay time becomes minimum when both of resistance and capacitance of interconnect line becomes larger than those of transistor. The optimum repeater size is obtained using an analytic equation and the experimental results showed good agreement with the calculation.","PeriodicalId":13415,"journal":{"name":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","volume":"42 1","pages":"41-44"},"PeriodicalIF":0.0000,"publicationDate":"1999-10-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICVC.1999.820815","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

In this paper the dependence of interconnect line-induced delay time on the repeater size is characterized. In case of capacitance dominant interconnect line, the total delay time decreases as repeater size increases. However there exists a point where the delay time becomes minimum when both of resistance and capacitance of interconnect line becomes larger than those of transistor. The optimum repeater size is obtained using an analytic equation and the experimental results showed good agreement with the calculation.
优化中继器尺寸以最小化高性能VLSI电路的互连线诱导延迟时间
本文研究了中继器尺寸对互连线延迟时间的影响。在电容占主导地位的互连线上,总延迟时间随中继器尺寸的增大而减小。但是当连接线的电阻和电容都大于晶体管时,延时时间就会达到最小。利用解析方程得到了中继器的最佳尺寸,实验结果与计算结果吻合较好。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信