{"title":"A CPFSK/PSK-phase reconstruction-receiver for enhanced data rate Bluetooth systems","authors":"D. Brückmann, M. Hammes, A. Neubauer","doi":"10.1109/ICECS.2004.1399686","DOIUrl":null,"url":null,"abstract":"A well-established receiver concept for wireless systems, e.g. according to the Bluetooth specification, is based on a low IF-architecture with a simple limiter used for digitization. This architecture can be applied with negligible performance degradation to simple 2-ary modulation schemes with constant envelope signals like GFSK. In order to achieve higher data rates, the wireless standards are enhanced with additional modes using more sophisticated modulation schemes like M-ary PSK. With respect to implementation costs and power consumption, it is desirable to realize a combined CPFSK/PSK-receiver, which performs digitization by simple comparators or 1-bit A/D-converters also for the higher data rate schemes. However, no severe performance degradation compared to a linear receiver can be accepted. In this contribution, it is shown how to achieve the required performance with a simple limiter in the receive path and optimized signal processing before and after quantization.","PeriodicalId":38467,"journal":{"name":"Giornale di Storia Costituzionale","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2004-12-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Giornale di Storia Costituzionale","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2004.1399686","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"Arts and Humanities","Score":null,"Total":0}
引用次数: 3
Abstract
A well-established receiver concept for wireless systems, e.g. according to the Bluetooth specification, is based on a low IF-architecture with a simple limiter used for digitization. This architecture can be applied with negligible performance degradation to simple 2-ary modulation schemes with constant envelope signals like GFSK. In order to achieve higher data rates, the wireless standards are enhanced with additional modes using more sophisticated modulation schemes like M-ary PSK. With respect to implementation costs and power consumption, it is desirable to realize a combined CPFSK/PSK-receiver, which performs digitization by simple comparators or 1-bit A/D-converters also for the higher data rate schemes. However, no severe performance degradation compared to a linear receiver can be accepted. In this contribution, it is shown how to achieve the required performance with a simple limiter in the receive path and optimized signal processing before and after quantization.