{"title":"GDI failure mechanism investigation and improvement in HK process","authors":"Lingxiao Cheng, Lijuan Yang, Kai Wang","doi":"10.1109/CSTIC.2017.7919828","DOIUrl":null,"url":null,"abstract":"Scaling down the complementary metal oxide semiconductor field effect transistors (COMS FET) requires involvement of High K (HK) metal gate technology in sub 45nm nodes. HK enables significant lower leakage at similar effective oxide thickness (EOT) to SiO2 by effective suppression of direct tunneling. However, stress induced leakage current (SILC) and defects in the ultrathin interlayer in HK stack have been causing severe reliability concerns. In this work, we analyzed the gate dielectric integrity (GDI) performance in 28nm High K metal gate (HKMG) process with Vramp test and discussed the root cause of SILC and Vramp failure. Based on our experiments, we proposed an optimized process, which employs post deposition anneals (PDA) and decoupled plasma nitridation (DPN) process to passivate bulk trap in bulk HK to improve SILC. In-situ steam generation (ISSG) oxide and physical vapor deposition (PVD) TiN work function layer are also main contributors to improve GDI performance.","PeriodicalId":6846,"journal":{"name":"2017 China Semiconductor Technology International Conference (CSTIC)","volume":"2 1","pages":"1-3"},"PeriodicalIF":0.0000,"publicationDate":"2017-03-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 China Semiconductor Technology International Conference (CSTIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CSTIC.2017.7919828","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
Scaling down the complementary metal oxide semiconductor field effect transistors (COMS FET) requires involvement of High K (HK) metal gate technology in sub 45nm nodes. HK enables significant lower leakage at similar effective oxide thickness (EOT) to SiO2 by effective suppression of direct tunneling. However, stress induced leakage current (SILC) and defects in the ultrathin interlayer in HK stack have been causing severe reliability concerns. In this work, we analyzed the gate dielectric integrity (GDI) performance in 28nm High K metal gate (HKMG) process with Vramp test and discussed the root cause of SILC and Vramp failure. Based on our experiments, we proposed an optimized process, which employs post deposition anneals (PDA) and decoupled plasma nitridation (DPN) process to passivate bulk trap in bulk HK to improve SILC. In-situ steam generation (ISSG) oxide and physical vapor deposition (PVD) TiN work function layer are also main contributors to improve GDI performance.