{"title":"Optimization of dual-threshold independent-gate FinFETs for compact low power logic circuits","authors":"Xuqiang Zhang, Jianping Hu, Xiaoyan Luo","doi":"10.1109/NANO.2016.7751552","DOIUrl":null,"url":null,"abstract":"This paper proposes the realization of dual-threshold independent-gate FinFETs by optimizing the FinFET process parameters including the electrode work function, silicon body thickness, and oxide thickness. The optimum values of the FinFET process parameters are derived using BSIM-IMG SPICE model for independent-gate FinFET devices. In optimum dual-threshold independent-gate (IG) FinFETs, a high-threshold IG FinFET is logically equivalent to two short-gate (SG) FinFETs in series, while a low-threshold one is logically equivalent to two SG FinFETs in parallel. The complementary static logic circuits and differential cascode voltage switch logic circuits based on the proposed IG FinFET devices have been verified. The results show that basic gates using the proposed dual-threshold independent-gate FinFETs obtain lower energy delay products than those implementations based on SG FinFETs.","PeriodicalId":6646,"journal":{"name":"2016 IEEE 16th International Conference on Nanotechnology (IEEE-NANO)","volume":"1 1","pages":"529-532"},"PeriodicalIF":0.0000,"publicationDate":"2016-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE 16th International Conference on Nanotechnology (IEEE-NANO)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NANO.2016.7751552","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 13
Abstract
This paper proposes the realization of dual-threshold independent-gate FinFETs by optimizing the FinFET process parameters including the electrode work function, silicon body thickness, and oxide thickness. The optimum values of the FinFET process parameters are derived using BSIM-IMG SPICE model for independent-gate FinFET devices. In optimum dual-threshold independent-gate (IG) FinFETs, a high-threshold IG FinFET is logically equivalent to two short-gate (SG) FinFETs in series, while a low-threshold one is logically equivalent to two SG FinFETs in parallel. The complementary static logic circuits and differential cascode voltage switch logic circuits based on the proposed IG FinFET devices have been verified. The results show that basic gates using the proposed dual-threshold independent-gate FinFETs obtain lower energy delay products than those implementations based on SG FinFETs.