Optimization of dual-threshold independent-gate FinFETs for compact low power logic circuits

Xuqiang Zhang, Jianping Hu, Xiaoyan Luo
{"title":"Optimization of dual-threshold independent-gate FinFETs for compact low power logic circuits","authors":"Xuqiang Zhang, Jianping Hu, Xiaoyan Luo","doi":"10.1109/NANO.2016.7751552","DOIUrl":null,"url":null,"abstract":"This paper proposes the realization of dual-threshold independent-gate FinFETs by optimizing the FinFET process parameters including the electrode work function, silicon body thickness, and oxide thickness. The optimum values of the FinFET process parameters are derived using BSIM-IMG SPICE model for independent-gate FinFET devices. In optimum dual-threshold independent-gate (IG) FinFETs, a high-threshold IG FinFET is logically equivalent to two short-gate (SG) FinFETs in series, while a low-threshold one is logically equivalent to two SG FinFETs in parallel. The complementary static logic circuits and differential cascode voltage switch logic circuits based on the proposed IG FinFET devices have been verified. The results show that basic gates using the proposed dual-threshold independent-gate FinFETs obtain lower energy delay products than those implementations based on SG FinFETs.","PeriodicalId":6646,"journal":{"name":"2016 IEEE 16th International Conference on Nanotechnology (IEEE-NANO)","volume":"1 1","pages":"529-532"},"PeriodicalIF":0.0000,"publicationDate":"2016-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE 16th International Conference on Nanotechnology (IEEE-NANO)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NANO.2016.7751552","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 13

Abstract

This paper proposes the realization of dual-threshold independent-gate FinFETs by optimizing the FinFET process parameters including the electrode work function, silicon body thickness, and oxide thickness. The optimum values of the FinFET process parameters are derived using BSIM-IMG SPICE model for independent-gate FinFET devices. In optimum dual-threshold independent-gate (IG) FinFETs, a high-threshold IG FinFET is logically equivalent to two short-gate (SG) FinFETs in series, while a low-threshold one is logically equivalent to two SG FinFETs in parallel. The complementary static logic circuits and differential cascode voltage switch logic circuits based on the proposed IG FinFET devices have been verified. The results show that basic gates using the proposed dual-threshold independent-gate FinFETs obtain lower energy delay products than those implementations based on SG FinFETs.
用于紧凑低功耗逻辑电路的双阈值独立门finfet的优化
本文提出通过优化FinFET的工艺参数,包括电极功函数、硅体厚度和氧化物厚度,实现双阈值独立栅极FinFET。利用独立栅极FinFET器件的BSIM-IMG SPICE模型推导出FinFET工艺参数的最佳值。在最佳双阈值独立门(IG) FinFET中,高阈值IG FinFET在逻辑上相当于两个串联的短门(SG) FinFET,而低阈值IG FinFET在逻辑上相当于两个并联的SG FinFET。验证了基于所提出的IG FinFET器件的互补静态逻辑电路和差分级联电压开关逻辑电路。结果表明,使用双阈值独立栅极finfet的基本栅极比基于SG finfet的栅极栅极获得更低的能量延迟产品。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信