A 14-bit 2.5GS/s and 5GS/s RF sampling ADC with background calibration and dither

Ahmed M. A. Ali, H. Dinç, Paritosh Bhoraskar, S. Puckett, Andrew S. Morgan, Ning Zhu, Q. Yu, C. Dillon, Bryce Gray, Jonathan Lanford, Matthew McShea, Ushma Mehta, S. Bardsley, Peter R. Derounian, R. Bunch, Ralph Moore, Gerry Taylor
{"title":"A 14-bit 2.5GS/s and 5GS/s RF sampling ADC with background calibration and dither","authors":"Ahmed M. A. Ali, H. Dinç, Paritosh Bhoraskar, S. Puckett, Andrew S. Morgan, Ning Zhu, Q. Yu, C. Dillon, Bryce Gray, Jonathan Lanford, Matthew McShea, Ushma Mehta, S. Bardsley, Peter R. Derounian, R. Bunch, Ralph Moore, Gerry Taylor","doi":"10.1109/VLSIC.2016.7573537","DOIUrl":null,"url":null,"abstract":"We describe a 14-bit 2.5GS/s non-interleaved pipelined ADC that relies on correlation-based background calibrations to correct the inter-stage gain, settling (dynamic), kick-back and memory errors. A new technique is employed to inject a large dither signal on the input to dither the non-linear kick-back on the ADC driver, and another large dither signal is injected to dither any residual non-linearity in the pipeline. In order to correct the effect of aging on the comparators, a new background calibration technique is employed to correct the comparator offsets. The ADC is fabricated as a dual in a 28nm CMOS process. An optional interleaved mode is provided, where the two ADCs on chip are time-interleaved to obtain a single 14-bit 5GS/s ADC. Background calibration of offset and gain mismatch and fixed calibration of timing mismatch between the two channels are implemented on chip.","PeriodicalId":6512,"journal":{"name":"2016 IEEE Symposium on VLSI Circuits (VLSI-Circuits)","volume":"81 1","pages":"1-2"},"PeriodicalIF":0.0000,"publicationDate":"2016-06-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"56","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE Symposium on VLSI Circuits (VLSI-Circuits)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIC.2016.7573537","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 56

Abstract

We describe a 14-bit 2.5GS/s non-interleaved pipelined ADC that relies on correlation-based background calibrations to correct the inter-stage gain, settling (dynamic), kick-back and memory errors. A new technique is employed to inject a large dither signal on the input to dither the non-linear kick-back on the ADC driver, and another large dither signal is injected to dither any residual non-linearity in the pipeline. In order to correct the effect of aging on the comparators, a new background calibration technique is employed to correct the comparator offsets. The ADC is fabricated as a dual in a 28nm CMOS process. An optional interleaved mode is provided, where the two ADCs on chip are time-interleaved to obtain a single 14-bit 5GS/s ADC. Background calibration of offset and gain mismatch and fixed calibration of timing mismatch between the two channels are implemented on chip.
具有背景校准和抖动的14位2.5GS/s和5GS/s射频采样ADC
我们描述了一个14位2.5GS/s非交错流水线ADC,它依赖于基于相关的背景校准来纠正级间增益,沉降(动态),反拨和内存错误。采用了一种新的技术,在输入端注入一个大的抖动信号来对ADC驱动器的非线性回退进行抖动,并注入另一个大的抖动信号来对管道中的任何剩余非线性进行抖动。为了校正老化对比较器的影响,采用了一种新的背景校正技术来校正比较器偏移量。ADC是在28nm CMOS工艺中制造的双极器件。提供了一种可选的交错模式,其中芯片上的两个ADC时间交错以获得单个14位5GS/s ADC。在芯片上实现了对偏置和增益失配的背景校正以及对两个通道间时序失配的固定校正。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信