Improved Standby Leakage of Huge Volume SRAM by Thin SIN Film of STI Liner

Xiao-bo Ren, Wei Xiong, Hualun Chen
{"title":"Improved Standby Leakage of Huge Volume SRAM by Thin SIN Film of STI Liner","authors":"Xiao-bo Ren, Wei Xiong, Hualun Chen","doi":"10.1109/CSTIC49141.2020.9282398","DOIUrl":null,"url":null,"abstract":"P+ to Pwell and N+ to Nwell leakage are the most basic leakage components in VLSI circuit and had been received many technologies to be reduced. In each technology, trade off must be made to keep low P+ to Pwell or N+ to Nwell leakage while do not degrade the other characteristic of the circuit. We found that a thin SIN layer post STI Liner OX was able to reduce the B project range at the interface of Active and STI OX, hence reduce P+ to Pwell leakage in Ultro Low Leakage Huge Volume SRAM. As a result, increased P+ diffusion resistance caused by reducing P+ implant energy can be avoided.","PeriodicalId":6848,"journal":{"name":"2020 China Semiconductor Technology International Conference (CSTIC)","volume":"39 1","pages":"1-3"},"PeriodicalIF":0.0000,"publicationDate":"2020-06-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 China Semiconductor Technology International Conference (CSTIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CSTIC49141.2020.9282398","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

P+ to Pwell and N+ to Nwell leakage are the most basic leakage components in VLSI circuit and had been received many technologies to be reduced. In each technology, trade off must be made to keep low P+ to Pwell or N+ to Nwell leakage while do not degrade the other characteristic of the circuit. We found that a thin SIN layer post STI Liner OX was able to reduce the B project range at the interface of Active and STI OX, hence reduce P+ to Pwell leakage in Ultro Low Leakage Huge Volume SRAM. As a result, increased P+ diffusion resistance caused by reducing P+ implant energy can be avoided.
用STI衬垫薄膜改善大容量SRAM的待机泄漏
P+到Pwell和N+到Nwell漏电是VLSI电路中最基本的漏电元件,目前已经有很多技术来降低其漏电。在每种技术中,必须进行权衡,以保持低P+到Pwell或N+到Nwell泄漏,同时不降低电路的其他特性。我们发现,在STI Liner OX后添加一层薄薄的SIN层可以减小Active和STI OX交界面处的B项目范围,从而降低超低泄漏大容量SRAM的P+到Pwell泄漏。这样可以避免由于降低P+植入能量而导致的P+扩散阻力增大。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信