High-performance VLSI architecture for three-dimensional instrumentation based on a new concurrent memory-access scheme

S. Lee, M. Hariyama, M. Kameyama
{"title":"High-performance VLSI architecture for three-dimensional instrumentation based on a new concurrent memory-access scheme","authors":"S. Lee, M. Hariyama, M. Kameyama","doi":"10.1109/APCAS.1996.569323","DOIUrl":null,"url":null,"abstract":"A high-performance VLSI architecture for 3-D instrumentation has been proposed based on a new concurrent memory access scheme. The key concept of this architecture is to reduce the number of pixel values to be retrieved and the time required in retrieving pixel values. Accordingly, the time required for the calculation of the mean-absolute difference (MAD) function is reduced and operations that involve memory access are calculated in parallel by a 2-D PE array in the MAD calculation unit (MADU).","PeriodicalId":20507,"journal":{"name":"Proceedings of APCCAS'96 - Asia Pacific Conference on Circuits and Systems","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"1996-11-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of APCCAS'96 - Asia Pacific Conference on Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APCAS.1996.569323","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

A high-performance VLSI architecture for 3-D instrumentation has been proposed based on a new concurrent memory access scheme. The key concept of this architecture is to reduce the number of pixel values to be retrieved and the time required in retrieving pixel values. Accordingly, the time required for the calculation of the mean-absolute difference (MAD) function is reduced and operations that involve memory access are calculated in parallel by a 2-D PE array in the MAD calculation unit (MADU).
基于一种新的并发存储器访问方案的三维仪器高性能VLSI体系结构
基于一种新的并发存储器访问方案,提出了一种用于三维仪器的高性能VLSI架构。该体系结构的关键概念是减少要检索的像素值的数量和检索像素值所需的时间。因此,减少了计算平均绝对差(MAD)函数所需的时间,并且涉及内存访问的操作由MAD计算单元(MADU)中的二维PE阵列并行计算。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
文献相关原料
公司名称 产品信息 采购帮参考价格
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信