A Novel 10-bit 1.2GS/s Hybrid Digital to Analog Converter with 8.4mW Power Consumption

A. Ahmadi, Hossein Ghasemian, E. Abiri, R. Ghasemi
{"title":"A Novel 10-bit 1.2GS/s Hybrid Digital to Analog Converter with 8.4mW Power Consumption","authors":"A. Ahmadi, Hossein Ghasemian, E. Abiri, R. Ghasemi","doi":"10.1109/IranianCEE.2019.8786422","DOIUrl":null,"url":null,"abstract":"In this paper, a novel 10-bit 1.2 GS/s hybrid digital to analog converter (DAC) is presented. In this work, a resistor ladder beside the unit current sources is employed to implement the higher value bits. Using a resistor ladder for scaling the current sources causes to decrease the number of current sources impressively. In addition, the complicated decoder circuits used in segmented structures are replaced by simple digital logics with fewer transistors. simulation results in 65 nm CMOS technology demonstrate that the proposed DAC consumes only 8.4 mW power with a 1.2 V power supply, which is an improvement in comparison with recent works. Moreover, simulation results show that the INL and DNL are less than 0.25 and 0.12 LSB, respectively. Also, more than 74 dB SFDR is obtained in the entire 600 MHz Nyquist bandwidth.","PeriodicalId":6683,"journal":{"name":"2019 27th Iranian Conference on Electrical Engineering (ICEE)","volume":"16 1","pages":"163-168"},"PeriodicalIF":0.0000,"publicationDate":"2019-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 27th Iranian Conference on Electrical Engineering (ICEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IranianCEE.2019.8786422","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

In this paper, a novel 10-bit 1.2 GS/s hybrid digital to analog converter (DAC) is presented. In this work, a resistor ladder beside the unit current sources is employed to implement the higher value bits. Using a resistor ladder for scaling the current sources causes to decrease the number of current sources impressively. In addition, the complicated decoder circuits used in segmented structures are replaced by simple digital logics with fewer transistors. simulation results in 65 nm CMOS technology demonstrate that the proposed DAC consumes only 8.4 mW power with a 1.2 V power supply, which is an improvement in comparison with recent works. Moreover, simulation results show that the INL and DNL are less than 0.25 and 0.12 LSB, respectively. Also, more than 74 dB SFDR is obtained in the entire 600 MHz Nyquist bandwidth.
一种新型10位1.2GS/s混合数模转换器,功耗8.4mW
本文提出了一种新型的10位1.2 GS/s混合数模转换器(DAC)。在这项工作中,在单位电流源旁边的电阻梯被用来实现高值位。使用电阻阶梯来缩放电流源,可以显著减少电流源的数量。此外,用于分段结构的复杂解码器电路被具有更少晶体管的简单数字逻辑所取代。在65 nm CMOS技术下的仿真结果表明,所提出的DAC功耗仅为8.4 mW,电源为1.2 V,与最近的工作相比,这是一个改进。仿真结果表明,INL和DNL分别小于0.25和0.12 LSB。此外,在整个600 MHz奈奎斯特带宽中获得了超过74 dB的SFDR。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信