III-N heterostructure devices for low-power logic

P. Fay, W. Li, D. Digiovanni, L. Cao, H. Ilatikhameneh, F. Chen, T. Ameen, R. Rahman, Gerhard Klimeck, C. Lund, S. Keller, S. M. Islam, A. Chaney, Y. Cho, D. Jena
{"title":"III-N heterostructure devices for low-power logic","authors":"P. Fay, W. Li, D. Digiovanni, L. Cao, H. Ilatikhameneh, F. Chen, T. Ameen, R. Rahman, Gerhard Klimeck, C. Lund, S. Keller, S. M. Islam, A. Chaney, Y. Cho, D. Jena","doi":"10.1109/CSTIC.2017.7919743","DOIUrl":null,"url":null,"abstract":"Future generations of ultra-scaled logic may require alternative device technologies to transcend the limitations of Si CMOS; in particular, power dissipation constraints in aggressively-scaled, highly-integrated systems make device concepts capable of achieving switching slopes (SS) steeper than 60 mV/decade especially attractive. Tunneling field effect transistors (TFETs) are one such device technology alternative. While a great deal of research into TFETs based on Si, Ge, and narrow band gap III-Vs has been reported, these approaches each face significant challenges. An alternative approach based on the use of III-N wide band gap semiconductors in conjunction with polarization engineering offers potential advantages in terms of drain current density and switching slope. In this talk, the prospects for III-N based TFETs for logic will be discussed, including both simulation projections as well as experimental progress.","PeriodicalId":6846,"journal":{"name":"2017 China Semiconductor Technology International Conference (CSTIC)","volume":"10 1","pages":"1-3"},"PeriodicalIF":0.0000,"publicationDate":"2017-03-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 China Semiconductor Technology International Conference (CSTIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CSTIC.2017.7919743","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

Future generations of ultra-scaled logic may require alternative device technologies to transcend the limitations of Si CMOS; in particular, power dissipation constraints in aggressively-scaled, highly-integrated systems make device concepts capable of achieving switching slopes (SS) steeper than 60 mV/decade especially attractive. Tunneling field effect transistors (TFETs) are one such device technology alternative. While a great deal of research into TFETs based on Si, Ge, and narrow band gap III-Vs has been reported, these approaches each face significant challenges. An alternative approach based on the use of III-N wide band gap semiconductors in conjunction with polarization engineering offers potential advantages in terms of drain current density and switching slope. In this talk, the prospects for III-N based TFETs for logic will be discussed, including both simulation projections as well as experimental progress.
用于低功耗逻辑的III-N异质结构器件
未来几代的超尺度逻辑可能需要替代器件技术来超越Si CMOS的限制;特别是,在大规模、高度集成的系统中,功耗限制使得能够实现比60 mV/ 10更陡的开关斜率(SS)的器件概念特别有吸引力。隧道场效应晶体管(tfet)就是这样一种器件技术的替代品。虽然已经报道了大量基于Si, Ge和窄带隙iii - v的tfet研究,但这些方法都面临着重大挑战。另一种基于III-N宽频带隙半导体与极化工程相结合的方法在漏极电流密度和开关斜率方面具有潜在的优势。在这次演讲中,将讨论基于III-N的逻辑晶体管的前景,包括仿真预测和实验进展。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信