A 45nm SOI-CMOS dual-PLL processor clock system for multi-protocol I/O

D. Fischette, A. Loke, Michael M. Oshima, B. Doyle, Roland Bakalski, Richard Joseph DeSantis, Anand Thiruvengadam, C. L. Wang, G. Talbot, E. Fang
{"title":"A 45nm SOI-CMOS dual-PLL processor clock system for multi-protocol I/O","authors":"D. Fischette, A. Loke, Michael M. Oshima, B. Doyle, Roland Bakalski, Richard Joseph DeSantis, Anand Thiruvengadam, C. L. Wang, G. Talbot, E. Fang","doi":"10.1109/ISSCC.2010.5433942","DOIUrl":null,"url":null,"abstract":"As processors emerge with multiple wireline interfaces for high-performance digital media, a common multi-protocol clock system is essential for cost and power reduction. We present a 45nm SOI-CMOS system that clocks an 8-lane processor I/O designed for PCI Express®, DisplayPort, and TMDS. Its ring-VCO PLL (RO-PLL) achieves 0.99ps rms jitter that can be reduced further to 0.55ps upon switching to its auxiliary LC-VCO PLL (LC-PLL). As seen in Fig. 13.2.1, the clock system contains the two independent frequency synthesizers, an arrangement of programmable dividers to provide the required frequencies, and clock distribution circuitry. Furthermore, design-for-test features are embedded to correct for PVT variation for optimum jitter performance and to monitor PLL bandwidth and jitter peaking.","PeriodicalId":6418,"journal":{"name":"2010 IEEE International Solid-State Circuits Conference - (ISSCC)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2010-03-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"24","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 IEEE International Solid-State Circuits Conference - (ISSCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC.2010.5433942","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 24

Abstract

As processors emerge with multiple wireline interfaces for high-performance digital media, a common multi-protocol clock system is essential for cost and power reduction. We present a 45nm SOI-CMOS system that clocks an 8-lane processor I/O designed for PCI Express®, DisplayPort, and TMDS. Its ring-VCO PLL (RO-PLL) achieves 0.99ps rms jitter that can be reduced further to 0.55ps upon switching to its auxiliary LC-VCO PLL (LC-PLL). As seen in Fig. 13.2.1, the clock system contains the two independent frequency synthesizers, an arrangement of programmable dividers to provide the required frequencies, and clock distribution circuitry. Furthermore, design-for-test features are embedded to correct for PVT variation for optimum jitter performance and to monitor PLL bandwidth and jitter peaking.
一个45nm SOI-CMOS双锁相环处理器时钟系统,用于多协议I/O
随着高性能数字媒体处理器具有多个有线接口的出现,一个通用的多协议时钟系统对于降低成本和功耗至关重要。我们提出了一种45nm SOI-CMOS系统,该系统时钟为PCI Express®,DisplayPort和TMDS设计的8通道处理器I/O。它的环压控锁相环(RO-PLL)实现0.99ps的有效值抖动,在切换到辅助LC-VCO锁相环(LC-PLL)时可以进一步降低到0.55ps。如图13.2.1所示,时钟系统包含两个独立的频率合成器、一组可编程分频器以提供所需频率,以及时钟分配电路。此外,设计测试功能嵌入纠正PVT变化,以获得最佳抖动性能,并监测锁相环带宽和抖动峰值。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信