Characterize the DRAM with FPGA

Maosong Ma, Xin-wang Chen, Jianbin Liu
{"title":"Characterize the DRAM with FPGA","authors":"Maosong Ma, Xin-wang Chen, Jianbin Liu","doi":"10.1109/ICCSNT50940.2020.9304999","DOIUrl":null,"url":null,"abstract":"Most DRAMs are tested with ATE at laboratory, or SOC at real system environment. ATE is flexible enough to characterize almost all DRAM features, but the price is very high. SOC is low cost, however most times the memory controller features are not open to users. In this paper, FPGA-based DRAM test solutions are surveyed. The study shows now FPGA can test many DRAM internal parameters with the advanced FPGA features. And the flexibility and programmability allow user to fully understand the DRAM characteristics.","PeriodicalId":6794,"journal":{"name":"2020 IEEE 8th International Conference on Computer Science and Network Technology (ICCSNT)","volume":"54 1","pages":"142-145"},"PeriodicalIF":0.0000,"publicationDate":"2020-11-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE 8th International Conference on Computer Science and Network Technology (ICCSNT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCSNT50940.2020.9304999","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Most DRAMs are tested with ATE at laboratory, or SOC at real system environment. ATE is flexible enough to characterize almost all DRAM features, but the price is very high. SOC is low cost, however most times the memory controller features are not open to users. In this paper, FPGA-based DRAM test solutions are surveyed. The study shows now FPGA can test many DRAM internal parameters with the advanced FPGA features. And the flexibility and programmability allow user to fully understand the DRAM characteristics.
用FPGA对DRAM进行表征
大多数dram都是在实验室进行ATE测试,或在实际系统环境中进行SOC测试。ATE具有足够的灵活性,可以表征几乎所有的DRAM特性,但价格非常高。SOC是低成本的,但大多数时候内存控制器的功能是不开放给用户。本文综述了基于fpga的DRAM测试解决方案。研究表明,FPGA具有先进的FPGA特性,可以测试多种DRAM内部参数。其灵活性和可编程性使用户能够充分了解DRAM的特性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信