{"title":"Characterize the DRAM with FPGA","authors":"Maosong Ma, Xin-wang Chen, Jianbin Liu","doi":"10.1109/ICCSNT50940.2020.9304999","DOIUrl":null,"url":null,"abstract":"Most DRAMs are tested with ATE at laboratory, or SOC at real system environment. ATE is flexible enough to characterize almost all DRAM features, but the price is very high. SOC is low cost, however most times the memory controller features are not open to users. In this paper, FPGA-based DRAM test solutions are surveyed. The study shows now FPGA can test many DRAM internal parameters with the advanced FPGA features. And the flexibility and programmability allow user to fully understand the DRAM characteristics.","PeriodicalId":6794,"journal":{"name":"2020 IEEE 8th International Conference on Computer Science and Network Technology (ICCSNT)","volume":"54 1","pages":"142-145"},"PeriodicalIF":0.0000,"publicationDate":"2020-11-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE 8th International Conference on Computer Science and Network Technology (ICCSNT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCSNT50940.2020.9304999","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
Most DRAMs are tested with ATE at laboratory, or SOC at real system environment. ATE is flexible enough to characterize almost all DRAM features, but the price is very high. SOC is low cost, however most times the memory controller features are not open to users. In this paper, FPGA-based DRAM test solutions are surveyed. The study shows now FPGA can test many DRAM internal parameters with the advanced FPGA features. And the flexibility and programmability allow user to fully understand the DRAM characteristics.