A 0.48V 0.57nJ/pixel video-recording SoC in 65nm CMOS

Tay-Jyi Lin, Cheng-An Chien, Pei-Yao Chang, Ching-Wen Chen, Po-Hao Wang, T. Shyu, Chien-Yung Chou, S. Luo, Jiun-In Guo, Tien-Fu Chen, G. Chuang, Yuan-Hua Chu, L. Cheng, Hong-Men Su, C. Jou, M. Ieong, Cheng-Wen Wu, Jinn-Shyan Wang
{"title":"A 0.48V 0.57nJ/pixel video-recording SoC in 65nm CMOS","authors":"Tay-Jyi Lin, Cheng-An Chien, Pei-Yao Chang, Ching-Wen Chen, Po-Hao Wang, T. Shyu, Chien-Yung Chou, S. Luo, Jiun-In Guo, Tien-Fu Chen, G. Chuang, Yuan-Hua Chu, L. Cheng, Hong-Men Su, C. Jou, M. Ieong, Cheng-Wen Wu, Jinn-Shyan Wang","doi":"10.1109/ISSCC.2013.6487680","DOIUrl":null,"url":null,"abstract":"This paper presents a video recording SoC fabricated in 65nm low-power technology, which integrates a complexity and bandwidth-effective H.264 encoder, an ultra-low-power (ULP) MPU, with timing-optimized ROM and 8T SRAM macros for ultra-low-voltage (ULV) operation, a 512Kb ULV and leakage-aware 8T SRAM for the frame buffer (FB), and various on-chip peripherals, such as external memory interfaces (Fig. 9.3.1). Utilizing ULV cell libraries with custom-pulsed D flip-flops (PFF) for wide-range voltage scaling, ROM/SRAM macros optimized simultaneously for timing and leakage, and advanced energy management (AEM), the SoC achieves 32fps HD720 H.264 encoding at 1.0V, down to 0.57nJ/pixel ultra-low energy dissipation at 0.48V (30fps QQVGA H.264 encoding for preview through ANT+).","PeriodicalId":6378,"journal":{"name":"2013 IEEE International Solid-State Circuits Conference Digest of Technical Papers","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2013-03-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"16","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE International Solid-State Circuits Conference Digest of Technical Papers","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC.2013.6487680","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 16

Abstract

This paper presents a video recording SoC fabricated in 65nm low-power technology, which integrates a complexity and bandwidth-effective H.264 encoder, an ultra-low-power (ULP) MPU, with timing-optimized ROM and 8T SRAM macros for ultra-low-voltage (ULV) operation, a 512Kb ULV and leakage-aware 8T SRAM for the frame buffer (FB), and various on-chip peripherals, such as external memory interfaces (Fig. 9.3.1). Utilizing ULV cell libraries with custom-pulsed D flip-flops (PFF) for wide-range voltage scaling, ROM/SRAM macros optimized simultaneously for timing and leakage, and advanced energy management (AEM), the SoC achieves 32fps HD720 H.264 encoding at 1.0V, down to 0.57nJ/pixel ultra-low energy dissipation at 0.48V (30fps QQVGA H.264 encoding for preview through ANT+).
一个0.48V 0.57nJ/像素的65nm CMOS视频录制SoC
本文介绍了一种采用65nm低功耗技术制造的视频录制SoC,该SoC集成了一个复杂且带宽有效的H.264编码器,一个超低功耗(ULP) MPU,具有时序优化的ROM和用于超低电压(ULV)操作的8T SRAM宏,一个512Kb的ULV和泄漏感知的8T SRAM用于帧缓冲(FB),以及各种片上外设,如外部存储器接口(图9.3.1)。利用ULV单元库和定制脉冲D触发器(PFF)进行宽范围电压缩放,同时针对时序和泄漏进行优化的ROM/SRAM宏,以及先进的能量管理(AEM), SoC在1.0V下实现32fps HD720 H.264编码,在0.48V下低至0.57nJ/像素超低能耗(通过ANT+预览的30fps QQVGA H.264编码)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信