A 6-bit 100-MS/s Fully-Digital Time-Based Analog-to-Digital Converter

Hassan Rivandi, F. Shakibaee, M. Saberi
{"title":"A 6-bit 100-MS/s Fully-Digital Time-Based Analog-to-Digital Converter","authors":"Hassan Rivandi, F. Shakibaee, M. Saberi","doi":"10.1109/IranianCEE.2019.8786439","DOIUrl":null,"url":null,"abstract":"In this paper, a 6-bit 100-MS/s fully-digital time-based analog-to-digital converter (T-ADC) is proposed. The proposed structure uses a new bulk-driven structure for the required delay element circuits that not only presents a highly-linear voltage-to-delay characteristic, but also reduces the power consumption of the converter. Moreover, the proposed structure utilizes a new switching technique to reduce the complexity of the circuit. In addition, since the output laches of the converter are removed in the proposed T-ADC, the power consumption and the occupied area of the proposed circuit are reduced compared with the conventional structure. The proposed fully-digital T-ADC has been designed and implemented in a 0.13-μm CMOS process with a supply voltage of 1.2 V. Post-layout simulation results show that the proposed ADC archives an effective number of bits (ENOB) of 5.22 bits at the cost of 380 μW power consumption. The silicon area occupied by the proposed circuit is 200 μmx45 μm that is reduced by 75% compared with the conventional counterpart.","PeriodicalId":6683,"journal":{"name":"2019 27th Iranian Conference on Electrical Engineering (ICEE)","volume":"59 1","pages":"412-415"},"PeriodicalIF":0.0000,"publicationDate":"2019-04-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 27th Iranian Conference on Electrical Engineering (ICEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IranianCEE.2019.8786439","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

Abstract

In this paper, a 6-bit 100-MS/s fully-digital time-based analog-to-digital converter (T-ADC) is proposed. The proposed structure uses a new bulk-driven structure for the required delay element circuits that not only presents a highly-linear voltage-to-delay characteristic, but also reduces the power consumption of the converter. Moreover, the proposed structure utilizes a new switching technique to reduce the complexity of the circuit. In addition, since the output laches of the converter are removed in the proposed T-ADC, the power consumption and the occupied area of the proposed circuit are reduced compared with the conventional structure. The proposed fully-digital T-ADC has been designed and implemented in a 0.13-μm CMOS process with a supply voltage of 1.2 V. Post-layout simulation results show that the proposed ADC archives an effective number of bits (ENOB) of 5.22 bits at the cost of 380 μW power consumption. The silicon area occupied by the proposed circuit is 200 μmx45 μm that is reduced by 75% compared with the conventional counterpart.
一个6位100毫秒/秒全数字基于时间的模数转换器
本文提出了一种6位100毫秒/秒全数字时基模数转换器(T-ADC)。所提出的结构采用一种新的体驱动结构,用于所需的延迟元件电路,不仅具有高度线性的电压-延迟特性,而且还降低了转换器的功耗。此外,该结构利用一种新的开关技术来降低电路的复杂性。此外,由于在所提出的T-ADC中消除了转换器的输出滞后,因此与传统结构相比,所提出电路的功耗和占用面积降低了。该全数字T-ADC的设计和实现采用0.13 μm CMOS工艺,电源电压为1.2 V。布局后仿真结果表明,该ADC的有效位(ENOB)为5.22位,功耗为380 μW。该电路的硅面积为200 μmx45 μm,与传统电路相比减少了75%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信