{"title":"Low power VLSI architecture of Viterbi scorer for HMM-based isolated word recognition","authors":"Bok-Gue Park, Koon-Shik Cho, Jun-Dong Cho","doi":"10.1109/ISQED.2002.996739","DOIUrl":null,"url":null,"abstract":"HMM-based algorithms have been successfully applied to speech recognition since HMM provides a robust modeling capability of various speech signals and maintains high recognition accuracy. Viterbi scoring that searches the best matching word by comparing input utterance with reference speech models is a major task in HMM-based speech recognition. However, due to its operation complexity, Viterbi scoring is a significant source of power and computation when it is implemented by a dedicated VLSI architecture. This paper proposes a noble low power VLSI architecture of Viterbi scorer using modified Viterbi scoring procedure and precomputing logic. This method reduced power consumption by 20% and 27% for 100 and 400 candidate word recognition, respectively, compared with a conventional architecture at a cost of at most 12% increase in area due to additional control logics. As the device shrinks, power consumption becomes more significant than chip area.","PeriodicalId":20510,"journal":{"name":"Proceedings International Symposium on Quality Electronic Design","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2002-03-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"17","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings International Symposium on Quality Electronic Design","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2002.996739","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 17
Abstract
HMM-based algorithms have been successfully applied to speech recognition since HMM provides a robust modeling capability of various speech signals and maintains high recognition accuracy. Viterbi scoring that searches the best matching word by comparing input utterance with reference speech models is a major task in HMM-based speech recognition. However, due to its operation complexity, Viterbi scoring is a significant source of power and computation when it is implemented by a dedicated VLSI architecture. This paper proposes a noble low power VLSI architecture of Viterbi scorer using modified Viterbi scoring procedure and precomputing logic. This method reduced power consumption by 20% and 27% for 100 and 400 candidate word recognition, respectively, compared with a conventional architecture at a cost of at most 12% increase in area due to additional control logics. As the device shrinks, power consumption becomes more significant than chip area.