Low-power stack pseudo domino logic using contention-alleviated precharge keeper

Deepika Bansal, B. P. Singh, Ajay Kumar
{"title":"Low-power stack pseudo domino logic using contention-alleviated precharge keeper","authors":"Deepika Bansal, B. P. Singh, Ajay Kumar","doi":"10.1109/INCITE.2016.7857614","DOIUrl":null,"url":null,"abstract":"The dynamic circuits propose superior speed and low power dissipation over static CMOS circuits. The domino logic circuits are used for high system performance but these circuits suffer from the degradation of the precharge pulse. Therefore, this article provides different design topologies on the pseudo domino circuits to overcome the charge sharing and charge leakage with reference to the power dissipation. The circuit analysis of the power dissipation have been done on Tanner EDA tool for 45 nm technology. The proposed pseudo domino techniques are proffered to economize power dissipation and delay up to 32% and 20% in half adder circuit respectively.","PeriodicalId":59618,"journal":{"name":"下一代","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2016-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"下一代","FirstCategoryId":"1092","ListUrlMain":"https://doi.org/10.1109/INCITE.2016.7857614","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

The dynamic circuits propose superior speed and low power dissipation over static CMOS circuits. The domino logic circuits are used for high system performance but these circuits suffer from the degradation of the precharge pulse. Therefore, this article provides different design topologies on the pseudo domino circuits to overcome the charge sharing and charge leakage with reference to the power dissipation. The circuit analysis of the power dissipation have been done on Tanner EDA tool for 45 nm technology. The proposed pseudo domino techniques are proffered to economize power dissipation and delay up to 32% and 20% in half adder circuit respectively.
低功耗堆栈伪多米诺逻辑,使用减少争用的预充值器
动态电路比静态CMOS电路具有更高的速度和更低的功耗。多米诺逻辑电路用于提高系统性能,但这些电路受到预充脉冲退化的影响。因此,本文提供了伪多米诺电路的不同设计拓扑,以克服电荷共享和电荷泄漏,并参考功耗。在Tanner 45nm工艺EDA工具上进行了功耗电路分析。所提出的伪多米诺骨牌技术在半加法器电路中可分别节省32%和20%的功耗和延迟。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
6212
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信