{"title":"Low-power stack pseudo domino logic using contention-alleviated precharge keeper","authors":"Deepika Bansal, B. P. Singh, Ajay Kumar","doi":"10.1109/INCITE.2016.7857614","DOIUrl":null,"url":null,"abstract":"The dynamic circuits propose superior speed and low power dissipation over static CMOS circuits. The domino logic circuits are used for high system performance but these circuits suffer from the degradation of the precharge pulse. Therefore, this article provides different design topologies on the pseudo domino circuits to overcome the charge sharing and charge leakage with reference to the power dissipation. The circuit analysis of the power dissipation have been done on Tanner EDA tool for 45 nm technology. The proposed pseudo domino techniques are proffered to economize power dissipation and delay up to 32% and 20% in half adder circuit respectively.","PeriodicalId":59618,"journal":{"name":"下一代","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2016-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"下一代","FirstCategoryId":"1092","ListUrlMain":"https://doi.org/10.1109/INCITE.2016.7857614","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
Abstract
The dynamic circuits propose superior speed and low power dissipation over static CMOS circuits. The domino logic circuits are used for high system performance but these circuits suffer from the degradation of the precharge pulse. Therefore, this article provides different design topologies on the pseudo domino circuits to overcome the charge sharing and charge leakage with reference to the power dissipation. The circuit analysis of the power dissipation have been done on Tanner EDA tool for 45 nm technology. The proposed pseudo domino techniques are proffered to economize power dissipation and delay up to 32% and 20% in half adder circuit respectively.