A Half-rate Bang-bang Clock and Data Recovery Circuit for 56 Gb/s PAM4 Receiver in 65 nm CMOS

Xingjian Yangdong, Qingsheng Hu, Yan Wang
{"title":"A Half-rate Bang-bang Clock and Data Recovery Circuit for 56 Gb/s PAM4 Receiver in 65 nm CMOS","authors":"Xingjian Yangdong, Qingsheng Hu, Yan Wang","doi":"10.1109/ICICM54364.2021.9660336","DOIUrl":null,"url":null,"abstract":"A half-rate clock and data recovery (CDR) circuit used in a 56 Gb/s PAM4 receiver is presented. The CDR consists of a half-rate Alexander phase detector (PD), a V/I convertor, a loop filter and an LC quadrature voltage-controlled oscillator (LC-QVCO). Because PD dominates the power consumption of CDR, a half-rate architecture is employed to reduce the operation speed of D flip-flop(DFF). The cost is only a little overhead in power and complexity in a quadrature clock design. In addition, to achieve higher gain and good performance, synchronization DFFs are added in PD design. The CDR is implemented in 65 nm CMOS process, and the total area including the pads is about 0.56 mm 2. Post-simulation shows that the peak-to-peak jitter of CDR is only 1.23 ps (0.017 UI). The whole system draws a current of 37.56 mA under a 1.2 V supply, that is, consumes 45 mW.","PeriodicalId":6693,"journal":{"name":"2021 6th International Conference on Integrated Circuits and Microsystems (ICICM)","volume":"424 1","pages":"28-31"},"PeriodicalIF":0.0000,"publicationDate":"2021-10-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 6th International Conference on Integrated Circuits and Microsystems (ICICM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICM54364.2021.9660336","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

A half-rate clock and data recovery (CDR) circuit used in a 56 Gb/s PAM4 receiver is presented. The CDR consists of a half-rate Alexander phase detector (PD), a V/I convertor, a loop filter and an LC quadrature voltage-controlled oscillator (LC-QVCO). Because PD dominates the power consumption of CDR, a half-rate architecture is employed to reduce the operation speed of D flip-flop(DFF). The cost is only a little overhead in power and complexity in a quadrature clock design. In addition, to achieve higher gain and good performance, synchronization DFFs are added in PD design. The CDR is implemented in 65 nm CMOS process, and the total area including the pads is about 0.56 mm 2. Post-simulation shows that the peak-to-peak jitter of CDR is only 1.23 ps (0.017 UI). The whole system draws a current of 37.56 mA under a 1.2 V supply, that is, consumes 45 mW.
基于65nm CMOS的56gb /s PAM4接收机半速率Bang-bang时钟和数据恢复电路
提出了一种用于56gb /s PAM4接收机的半速率时钟和数据恢复(CDR)电路。CDR由半速率亚历山大鉴相器(PD)、V/I转换器、环路滤波器和LC正交压控振荡器(LC- qvco)组成。由于PD在CDR的功耗中占主导地位,因此采用半速率架构来降低D触发器(DFF)的运行速度。在正交时钟设计中,成本只是在功率和复杂性方面的一点开销。此外,为了获得更高的增益和良好的性能,在PD设计中增加了同步dff。CDR采用65nm CMOS工艺实现,包括焊盘在内的总面积约为0.56 mm2。事后仿真表明,CDR的峰间抖动仅为1.23 ps (0.017 UI)。整个系统在1.2 V电源下的电流为37.56 mA,即消耗45 mW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信