Design for test features of the ARM clock control macro

F. Frederick, T. McLaurin
{"title":"Design for test features of the ARM clock control macro","authors":"F. Frederick, T. McLaurin","doi":"10.1109/TEST.2007.4437586","DOIUrl":null,"url":null,"abstract":"The ability to apply a slow shift clock and an at-speed capture or functional clock is required to keep the average power down during test. A clock control macro (CCM) that can be attached to a PLL has been designed to meet the functional and structural test clocking needs of the Cortextrade-A8 microprocessor core. This includes a glitchless multiplexer, the ability to control separate clocks in isolation and the ability to switch between the reference clock and the PLL VCO clock. This clock control macro is different from previous ARM CCMs in that it has extra capability and it was coded to be synthesizable for reuse.","PeriodicalId":6403,"journal":{"name":"2007 IEEE International Test Conference","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2007-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 IEEE International Test Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TEST.2007.4437586","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

The ability to apply a slow shift clock and an at-speed capture or functional clock is required to keep the average power down during test. A clock control macro (CCM) that can be attached to a PLL has been designed to meet the functional and structural test clocking needs of the Cortextrade-A8 microprocessor core. This includes a glitchless multiplexer, the ability to control separate clocks in isolation and the ability to switch between the reference clock and the PLL VCO clock. This clock control macro is different from previous ARM CCMs in that it has extra capability and it was coded to be synthesizable for reuse.
设计用于测试ARM时钟控制宏的特性
在测试期间,需要应用慢移时钟和高速捕获或功能时钟的能力,以保持平均功率降低。为了满足cortex - a8微处理器内核的功能和结构测试时钟需求,设计了一个可以附加到锁相环上的时钟控制宏(CCM)。这包括一个无故障的多路复用器,隔离控制单独时钟的能力,以及在参考时钟和锁相环VCO时钟之间切换的能力。这个时钟控制宏不同于以前的ARM ccm,因为它有额外的功能,并且它被编码为可合成以重用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信