An 18 µW spur canceled clock generator for recovering receiver sensitivity in wireless SoCs

Y. Ogasawara, H. Sakurai, R. Fujimoto, K. Sami
{"title":"An 18 µW spur canceled clock generator for recovering receiver sensitivity in wireless SoCs","authors":"Y. Ogasawara, H. Sakurai, R. Fujimoto, K. Sami","doi":"10.1109/VLSIC.2016.7573484","DOIUrl":null,"url":null,"abstract":"A novel spur canceled clock generator (SCCG) capable of recovering RX sensitivity degradations caused by digital clocks in wireless SoCs is presented. Clock spurs which degrade RX sensitivity are canceled by applying the SCCG to the digital circuits or ADCs. The SCCG is integrated into a Bluetooth® smart SoC fabricated in a 65 nm CMOS process. Measured clock spur reduction of over 35 dB and RX sensitivity recovery of 4 dB are achieved. The power consumption and occupied area of the SCCG are only 18 μW and 40 μm × 120 μm, respectively.","PeriodicalId":6512,"journal":{"name":"2016 IEEE Symposium on VLSI Circuits (VLSI-Circuits)","volume":"1 1","pages":"1-2"},"PeriodicalIF":0.0000,"publicationDate":"2016-06-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE Symposium on VLSI Circuits (VLSI-Circuits)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIC.2016.7573484","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

A novel spur canceled clock generator (SCCG) capable of recovering RX sensitivity degradations caused by digital clocks in wireless SoCs is presented. Clock spurs which degrade RX sensitivity are canceled by applying the SCCG to the digital circuits or ADCs. The SCCG is integrated into a Bluetooth® smart SoC fabricated in a 65 nm CMOS process. Measured clock spur reduction of over 35 dB and RX sensitivity recovery of 4 dB are achieved. The power consumption and occupied area of the SCCG are only 18 μW and 40 μm × 120 μm, respectively.
用于恢复无线soc接收机灵敏度的18µW杂散抵消时钟发生器
提出了一种能够恢复无线soc中数字时钟引起的RX灵敏度下降的新型杂散抵消时钟发生器(SCCG)。通过将SCCG应用于数字电路或adc,可以消除降低RX灵敏度的时钟杂散。SCCG集成在65纳米CMOS工艺制造的蓝牙®智能SoC中。测量时钟杂散降低超过35 dB, RX灵敏度恢复4 dB。SCCG的功耗仅为18 μW,占地面积仅为40 μm × 120 μm。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信