Flexible A/D converter architecture targeting sparse signals

V. M. Silva, S. Catunda
{"title":"Flexible A/D converter architecture targeting sparse signals","authors":"V. M. Silva, S. Catunda","doi":"10.1109/I2MTC.2014.6860995","DOIUrl":null,"url":null,"abstract":"In this article, we examine different architectures of analog-to-digital converters (ADCs) and propose a flexible architecture based on sampling by crossing levels and adaptive quantization step, aiming at reducing the energy required to convert and process specific signals. The proposed architecture has parameters which can be configured by the user, in order to adapt the conversion process to the signal being sampled and to the requirements of power consumption of the target application. The architecture was modeled and simulated using Matlab, and tested with different signals, including an Electrocardiogram (ECG) signal. The digital logic was implemented in FPGA from a SystemVerilog description, functionally compatible with the Matlab model, and the analog part was implemented with discrete components.","PeriodicalId":93508,"journal":{"name":"... IEEE International Instrumentation and Measurement Technology Conference. IEEE International Instrumentation and Measurement Technology Conference","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2014-05-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"... IEEE International Instrumentation and Measurement Technology Conference. IEEE International Instrumentation and Measurement Technology Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/I2MTC.2014.6860995","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

In this article, we examine different architectures of analog-to-digital converters (ADCs) and propose a flexible architecture based on sampling by crossing levels and adaptive quantization step, aiming at reducing the energy required to convert and process specific signals. The proposed architecture has parameters which can be configured by the user, in order to adapt the conversion process to the signal being sampled and to the requirements of power consumption of the target application. The architecture was modeled and simulated using Matlab, and tested with different signals, including an Electrocardiogram (ECG) signal. The digital logic was implemented in FPGA from a SystemVerilog description, functionally compatible with the Matlab model, and the analog part was implemented with discrete components.
针对稀疏信号的灵活A/D转换器架构
在本文中,我们研究了模数转换器(adc)的不同架构,并提出了一种基于跨电平采样和自适应量化步骤的灵活架构,旨在减少转换和处理特定信号所需的能量。所提出的结构具有可由用户配置的参数,以便使转换过程适应被采样的信号和目标应用的功耗要求。利用Matlab对该结构进行了建模和仿真,并对不同的信号进行了测试,包括心电图信号。数字逻辑根据SystemVerilog描述在FPGA中实现,功能上与Matlab模型兼容,模拟部分采用离散元件实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信