{"title":"A 12-bit 350-MS/s Pipelined ADC in 40-nm CMOS","authors":"Weiqi Gu, Peng Miao, Fei Li, Huan Wang, Bowen Ding","doi":"10.1109/ICICM54364.2021.9660359","DOIUrl":null,"url":null,"abstract":"A 12-bit 350-MS/s pipelined Analog-to-Digital Converter (ADC) in 40-nm CMOS is presented in this paper. The architecture of 5 stages and 1 backend flash sub-ADC is chosen to ensure the completion of 12bit analog-to-digital conversion. The ADC leverages SHA-less constructure and appropriate sampling capacitors to reduce power consumption and setting errors. In order to fulfill gain and bandwidth requirements, a two-stage op-amp with miller compensation is designed and simulated. The direct current gain, poles and zeros of the amplifier are derived afterward. The results reveal that the ADC achieves a 10.07 bits ENOB and 70. S6dB SFDR at 350 MS/s sample rate. The layout occupies 0.1875 mm2 area and consumes 123 mW at 1.1-V supplies.","PeriodicalId":6693,"journal":{"name":"2021 6th International Conference on Integrated Circuits and Microsystems (ICICM)","volume":"1 1","pages":"205-209"},"PeriodicalIF":0.0000,"publicationDate":"2021-10-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 6th International Conference on Integrated Circuits and Microsystems (ICICM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICM54364.2021.9660359","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
A 12-bit 350-MS/s pipelined Analog-to-Digital Converter (ADC) in 40-nm CMOS is presented in this paper. The architecture of 5 stages and 1 backend flash sub-ADC is chosen to ensure the completion of 12bit analog-to-digital conversion. The ADC leverages SHA-less constructure and appropriate sampling capacitors to reduce power consumption and setting errors. In order to fulfill gain and bandwidth requirements, a two-stage op-amp with miller compensation is designed and simulated. The direct current gain, poles and zeros of the amplifier are derived afterward. The results reveal that the ADC achieves a 10.07 bits ENOB and 70. S6dB SFDR at 350 MS/s sample rate. The layout occupies 0.1875 mm2 area and consumes 123 mW at 1.1-V supplies.