Si3N4: HfO2 dual-k spacer dopant-segregated Schottky barrier SOI MOSFET for low-power applications

G. C. Patil, S. Qureshi
{"title":"Si3N4: HfO2 dual-k spacer dopant-segregated Schottky barrier SOI MOSFET for low-power applications","authors":"G. C. Patil, S. Qureshi","doi":"10.1109/EDSSC.2011.6117577","DOIUrl":null,"url":null,"abstract":"In this paper, it has been shown that employing an underlap channel in dopant-segregated Schottky barrier (DSSB) SOI MOSFET not only improves the scalability but also reduces the process induced threshold voltage variability of this device. However, the reduced effective gate voltage due to voltage drop across the underlap lengths also reduces the on-state drive current of the device. To alleviate this trade-off a novel Si3N4: HfO2 dual-k spacer underlap channel DSSB SOI MOSFET has also been proposed. Although the presence of HfO2 inner spacer layer increases the gate capacitance, the reduction in off-state leakage current and the improvement in on-state drive current over the conventional Si3N4: SiO2 spacer overlap/underlap channel DSSB SOI MOSFETs makes the proposed device suitable for low-power digital logic circuits.","PeriodicalId":6363,"journal":{"name":"2011 IEEE International Conference of Electron Devices and Solid-State Circuits","volume":"71 1","pages":"1-2"},"PeriodicalIF":0.0000,"publicationDate":"2011-12-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE International Conference of Electron Devices and Solid-State Circuits","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDSSC.2011.6117577","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

In this paper, it has been shown that employing an underlap channel in dopant-segregated Schottky barrier (DSSB) SOI MOSFET not only improves the scalability but also reduces the process induced threshold voltage variability of this device. However, the reduced effective gate voltage due to voltage drop across the underlap lengths also reduces the on-state drive current of the device. To alleviate this trade-off a novel Si3N4: HfO2 dual-k spacer underlap channel DSSB SOI MOSFET has also been proposed. Although the presence of HfO2 inner spacer layer increases the gate capacitance, the reduction in off-state leakage current and the improvement in on-state drive current over the conventional Si3N4: SiO2 spacer overlap/underlap channel DSSB SOI MOSFETs makes the proposed device suitable for low-power digital logic circuits.
用于低功耗应用的Si3N4: HfO2双k间隔掺杂剂隔离肖特基势垒SOI MOSFET
本文表明,在掺杂隔离肖特基势垒(DSSB) SOI MOSFET中采用下迭通道不仅可以提高可扩展性,还可以降低该器件的工艺诱导阈值电压变异性。然而,由于跨搭接长度的电压下降而降低的有效栅极电压也降低了器件的导通状态驱动电流。为了减轻这种权衡,还提出了一种新的Si3N4: HfO2双k间隔层下迭通道DSSB SOI MOSFET。虽然HfO2内间隔层的存在增加了栅极电容,但与传统的Si3N4: SiO2间隔层重叠/underlap通道DSSB SOI mosfet相比,关闭状态泄漏电流的减少和导通状态驱动电流的提高使所提出的器件适用于低功耗数字逻辑电路。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信