Scaling impact on design performance metric of sub-micron CMOS devices incorporated with halo

F. A. Rezali, S. Hatta, N. Soin
{"title":"Scaling impact on design performance metric of sub-micron CMOS devices incorporated with halo","authors":"F. A. Rezali, S. Hatta, N. Soin","doi":"10.1109/RSM.2015.7354990","DOIUrl":null,"url":null,"abstract":"Leakages and short channel effects (SCE) impose challenges in the designing of CMOS devices as the device feature size enters the nanoscale regime. Advanced process design of CMOS devices are crucial in countering the limitations impose by SCE. This paper investigates the advantages of implementing the halo process into the design of the submicron-CMOS devices. Critical device performance merits and CV characterizations were explored as the device is scaled. Although the use of halo degraded slightly the performance for typically long channel transistor, the merging of halo implants at short transistor shows improvement with high stability of threshold voltage and low off-current. The Drain-induced barrier lowering (DIBL) specifically for the 45nm pMOS and nMOS alone had reduced to 25% and 41% respectively. With careful optimal choice for heavy doped halo of and reverse body biasing, it simultaneously relieved total leakage current by adjusting the threshold voltage.","PeriodicalId":6667,"journal":{"name":"2015 IEEE Regional Symposium on Micro and Nanoelectronics (RSM)","volume":"41 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2015-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 IEEE Regional Symposium on Micro and Nanoelectronics (RSM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RSM.2015.7354990","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

Leakages and short channel effects (SCE) impose challenges in the designing of CMOS devices as the device feature size enters the nanoscale regime. Advanced process design of CMOS devices are crucial in countering the limitations impose by SCE. This paper investigates the advantages of implementing the halo process into the design of the submicron-CMOS devices. Critical device performance merits and CV characterizations were explored as the device is scaled. Although the use of halo degraded slightly the performance for typically long channel transistor, the merging of halo implants at short transistor shows improvement with high stability of threshold voltage and low off-current. The Drain-induced barrier lowering (DIBL) specifically for the 45nm pMOS and nMOS alone had reduced to 25% and 41% respectively. With careful optimal choice for heavy doped halo of and reverse body biasing, it simultaneously relieved total leakage current by adjusting the threshold voltage.
缩放对含光晕的亚微米CMOS器件设计性能指标的影响
随着器件特征尺寸进入纳米级,泄漏和短通道效应(SCE)给CMOS器件的设计带来了挑战。CMOS器件的先进工艺设计是克服SCE限制的关键。本文探讨了将光晕工艺应用于亚微米cmos器件设计中的优点。随着器件的规模化,探讨了器件的关键性能优点和CV特性。虽然在典型的长沟道晶体管中使用晕圈会略微降低其性能,但在短沟道晶体管中合并晕圈植入物具有高的阈值电压稳定性和低的断流,从而改善了其性能。仅45nm pMOS和nMOS的漏阻诱导垒降低(DIBL)分别降低了25%和41%。通过对重掺杂光晕和反体偏置的精心选择,通过调节阈值电压同时减小总泄漏电流。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信