{"title":"A new parallel technique for design of decrement/increment and two's complement circuits","authors":"R. Hashemian, C. P. Chen","doi":"10.1109/MWSCAS.1991.252070","DOIUrl":null,"url":null,"abstract":"A novel design technique for the construction of a decrement/increment and two's complement (DIT) circuit is presented. The technique is shown to be highly efficient of both in terms silicon area consumption and time. More interestingly, it is shown that the operation delay is almost independent of the word size, and hence the method is best used for high-density codes. Structurally, the circuit is made of two parallel paths: one for the input data and one for the generation of the control signal to be utilized for DIT operation through the data path. The circuit is designed and simulated for 64-bit word length using CMOS technology. For the worst-case situation, a 14.7 ns response time is reported.<<ETX>>","PeriodicalId":6453,"journal":{"name":"[1991] Proceedings of the 34th Midwest Symposium on Circuits and Systems","volume":"80 1","pages":"887-890 vol.2"},"PeriodicalIF":0.0000,"publicationDate":"1991-05-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"16","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"[1991] Proceedings of the 34th Midwest Symposium on Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSCAS.1991.252070","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 16
Abstract
A novel design technique for the construction of a decrement/increment and two's complement (DIT) circuit is presented. The technique is shown to be highly efficient of both in terms silicon area consumption and time. More interestingly, it is shown that the operation delay is almost independent of the word size, and hence the method is best used for high-density codes. Structurally, the circuit is made of two parallel paths: one for the input data and one for the generation of the control signal to be utilized for DIT operation through the data path. The circuit is designed and simulated for 64-bit word length using CMOS technology. For the worst-case situation, a 14.7 ns response time is reported.<>