{"title":"A low power Charge Steering Based Frequency Divider","authors":"Mohamed S. Eleraky, Mohamed El Nozahi, E. Hegazi","doi":"10.1109/NRSC49500.2020.9235096","DOIUrl":null,"url":null,"abstract":"This paper presents a low-power charge steering based frequency divider. This divider is designed for wireless local area networks (WLAN) and the internet of things (IoT) applications. A non-return to zero low power latch is proposed with charge steering logic (CSL) instead of the current source of the conventional current mode logic (CML). Then a master-slave flip flop is implemented using CSL latch. A divide by two circuits is proposed and designed using a 130-nm CMOS process. The frequency divider power consumption at 2.4 GHz, which is the most used frequency band in the WLAN application, is 36 μW from a 1.2-V supply. The sensitivity curve for the proposed divider is also presented. A maximum frequency of 9.6 GHz is achieved with a self-oscillation frequency of 1 GHz.","PeriodicalId":6778,"journal":{"name":"2020 37th National Radio Science Conference (NRSC)","volume":"95 1","pages":"197-206"},"PeriodicalIF":0.0000,"publicationDate":"2020-09-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 37th National Radio Science Conference (NRSC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NRSC49500.2020.9235096","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
This paper presents a low-power charge steering based frequency divider. This divider is designed for wireless local area networks (WLAN) and the internet of things (IoT) applications. A non-return to zero low power latch is proposed with charge steering logic (CSL) instead of the current source of the conventional current mode logic (CML). Then a master-slave flip flop is implemented using CSL latch. A divide by two circuits is proposed and designed using a 130-nm CMOS process. The frequency divider power consumption at 2.4 GHz, which is the most used frequency band in the WLAN application, is 36 μW from a 1.2-V supply. The sensitivity curve for the proposed divider is also presented. A maximum frequency of 9.6 GHz is achieved with a self-oscillation frequency of 1 GHz.