Electrical performance improvement in SiO/sub 2//HfSiO high-k gate stack for advanced low power device application

M. Wang, T. Hou, K. Mai, P. Lim, L. Yao, Y. Jin, S. Chen, M. Liang, Wen-Fa Wu, S.-C. Ou, Mao-chieh Chen, Tiao-Yuan Huang
{"title":"Electrical performance improvement in SiO/sub 2//HfSiO high-k gate stack for advanced low power device application","authors":"M. Wang, T. Hou, K. Mai, P. Lim, L. Yao, Y. Jin, S. Chen, M. Liang, Wen-Fa Wu, S.-C. Ou, Mao-chieh Chen, Tiao-Yuan Huang","doi":"10.1109/ICICDT.2004.1309963","DOIUrl":null,"url":null,"abstract":"A study on the impacts of varying base oxide thickness, Si composition and nitridation on HfSiO to the overall high-k gate stack performance was carried out in detail. Increasing base oxide thickness from 8A to 12A was found to reduce susceptibility of charge trapping within HfSiO layer and improve drive current. Also, increasing Si composition in HfSiO layer from 50% to 75% produced a higher drive current. However, this improvement was achieved at the expense of a higher gate leakage current. The HfSiO, when subjected to N/sub 2/ plasma, forms HfSiON that exhibits excellent high-k dielectric properties with low EOT, low leakage current: and high driving current. With complete understanding on the contribution from each layer, a good high-k gate stack, based on HfSiON was fabricated. Leakage current was successfully reduced to three orders lower than the conventional SiO/sub 2/.","PeriodicalId":6737,"journal":{"name":"2021 International Conference on IC Design and Technology (ICICDT)","volume":"203 0 1","pages":"283-286"},"PeriodicalIF":0.0000,"publicationDate":"2004-10-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 International Conference on IC Design and Technology (ICICDT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICDT.2004.1309963","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

A study on the impacts of varying base oxide thickness, Si composition and nitridation on HfSiO to the overall high-k gate stack performance was carried out in detail. Increasing base oxide thickness from 8A to 12A was found to reduce susceptibility of charge trapping within HfSiO layer and improve drive current. Also, increasing Si composition in HfSiO layer from 50% to 75% produced a higher drive current. However, this improvement was achieved at the expense of a higher gate leakage current. The HfSiO, when subjected to N/sub 2/ plasma, forms HfSiON that exhibits excellent high-k dielectric properties with low EOT, low leakage current: and high driving current. With complete understanding on the contribution from each layer, a good high-k gate stack, based on HfSiON was fabricated. Leakage current was successfully reduced to three orders lower than the conventional SiO/sub 2/.
SiO/sub //HfSiO高k栅极堆栈的电气性能改进,用于先进的低功耗器件应用
详细研究了不同基料氧化物厚度、硅成分和氮化程度对高钾栅极堆整体性能的影响。将基极氧化物厚度从8A增加到12A,可以降低HfSiO层内电荷捕获的敏感性,提高驱动电流。此外,将HfSiO层中的Si成分从50%增加到75%可以产生更高的驱动电流。然而,这种改进是以更高的栅极漏电流为代价的。HfSiO在N/sub /等离子体作用下形成具有低EOT、低漏电流和高驱动电流的高k介电性能的HfSiO。在充分了解各层贡献的基础上,制作了基于HfSiON的高k栅极堆栈。泄漏电流成功地降低到比传统的SiO/sub /低三个数量级。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信