An IF input continuous-time sigma-delta analog-digital converter with high image rejection

Q3 Arts and Humanities
Junhua Shen, K. Pun, O. Choy, C. Chan
{"title":"An IF input continuous-time sigma-delta analog-digital converter with high image rejection","authors":"Junhua Shen, K. Pun, O. Choy, C. Chan","doi":"10.1109/ICECS.2004.1399624","DOIUrl":null,"url":null,"abstract":"A novel resistor time-sharing technique is proposed to achieve higher image rejection (IR) in the design of an intermediate frequency (IF) continuous time (CT) sigma delta (/spl Sigma//spl Delta/) modulator with integrated IF mixers. A third order CT /spl Sigma//spl Delta/ modulator with current feedforward compensation is designed, as well as current input comparator, digital tunable clock tree, etc. It is also found that, for the first stage of a modulator, the gain of input signal and feedback signal can be scaled down to relieve the harsh requirement of active components' input/output swing. This design is implemented in a 0.35 /spl mu/m double-poly four metal layer CMOS technology. Active area is 0.4 mm/sup 2/ and consumes 14.8 mW from a 3.3 V power supply. Postlayout simulation with 25 MHz IF shows no image signal is present for 4096 output data.","PeriodicalId":38467,"journal":{"name":"Giornale di Storia Costituzionale","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2004-12-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Giornale di Storia Costituzionale","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2004.1399624","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"Arts and Humanities","Score":null,"Total":0}
引用次数: 2

Abstract

A novel resistor time-sharing technique is proposed to achieve higher image rejection (IR) in the design of an intermediate frequency (IF) continuous time (CT) sigma delta (/spl Sigma//spl Delta/) modulator with integrated IF mixers. A third order CT /spl Sigma//spl Delta/ modulator with current feedforward compensation is designed, as well as current input comparator, digital tunable clock tree, etc. It is also found that, for the first stage of a modulator, the gain of input signal and feedback signal can be scaled down to relieve the harsh requirement of active components' input/output swing. This design is implemented in a 0.35 /spl mu/m double-poly four metal layer CMOS technology. Active area is 0.4 mm/sup 2/ and consumes 14.8 mW from a 3.3 V power supply. Postlayout simulation with 25 MHz IF shows no image signal is present for 4096 output data.
具有高图像抑制的中频输入连续时间σ - δ模数转换器
为了在集成中频混频器的中频连续时间(CT) σ δ (/spl σ //spl δ /)调制器设计中实现更高的图像抑制(IR),提出了一种新的电阻分频技术。设计了电流前馈补偿的三阶CT /spl Sigma//spl Delta/调制器,以及电流输入比较器、数字可调时钟树等。研究还发现,对于调制器的第一级,可以减小输入信号和反馈信号的增益,以减轻有源元件输入/输出摆幅的苛刻要求。本设计采用0.35 /spl mu/m双聚四金属层CMOS技术实现。有效面积为0.4 mm/sup 2/, 3.3 V电源消耗14.8 mW。使用25 MHz中频的布局后仿真显示4096输出数据不存在图像信号。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
Giornale di Storia Costituzionale
Giornale di Storia Costituzionale Arts and Humanities-History
CiteScore
0.20
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信