A novel scheme to reduce power supply noise for high-quality at-speed scan testing

X. Wen, K. Miyase, S. Kajihara, Tatsuya Suzuki, Yuta Yamato, P. Girard, Yuji Ohsumi, Laung-Terng Wang
{"title":"A novel scheme to reduce power supply noise for high-quality at-speed scan testing","authors":"X. Wen, K. Miyase, S. Kajihara, Tatsuya Suzuki, Yuta Yamato, P. Girard, Yuji Ohsumi, Laung-Terng Wang","doi":"10.1109/TEST.2007.4437632","DOIUrl":null,"url":null,"abstract":"High-quality at-speed scan testing, characterized by high small-delay-defect detecting capability, is indispensable to achieve high delay test quality for DSM circuits. However, such testing is susceptible to yield loss due to excessive power supply noise caused by high launch-induced switching activity. This paper addresses this serious problem with a novel and practical post-ATPG X-filling scheme, featuring (1) a test relaxation method, called path keeping X-identification, that finds don't-care bits from a fully-specified transition delay test set while preserving its delay test quality by keeping the longest paths originally sensitized for fault detection, and (2) an X-filling method, called justification-probability-based fill (JP-fill), that is both effective and scalable for reducing launch-induced switching activity. This scheme can be easily implemented into any ATPG flow to effectively reduce power supply noise, without any impact on delay test quality, test data volume, area overhead, and circuit timing.","PeriodicalId":6403,"journal":{"name":"2007 IEEE International Test Conference","volume":"4 1","pages":"1-10"},"PeriodicalIF":0.0000,"publicationDate":"2007-10-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"73","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 IEEE International Test Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TEST.2007.4437632","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 73

Abstract

High-quality at-speed scan testing, characterized by high small-delay-defect detecting capability, is indispensable to achieve high delay test quality for DSM circuits. However, such testing is susceptible to yield loss due to excessive power supply noise caused by high launch-induced switching activity. This paper addresses this serious problem with a novel and practical post-ATPG X-filling scheme, featuring (1) a test relaxation method, called path keeping X-identification, that finds don't-care bits from a fully-specified transition delay test set while preserving its delay test quality by keeping the longest paths originally sensitized for fault detection, and (2) an X-filling method, called justification-probability-based fill (JP-fill), that is both effective and scalable for reducing launch-induced switching activity. This scheme can be easily implemented into any ATPG flow to effectively reduce power supply noise, without any impact on delay test quality, test data volume, area overhead, and circuit timing.
为高质量的高速扫描测试提供了一种降低电源噪声的新方案
高质量的高速扫描测试是实现DSM电路高延迟测试质量的必要条件,具有较高的小延迟缺陷检测能力。然而,这种测试容易由于高发射引起的开关活动引起的过度电源噪声而导致良率损失。本文通过一种新颖实用的后atpg x填充方案解决了这一严重问题,其特点是:(1)一种称为路径保持x识别的测试松弛方法,该方法可以从完全指定的过渡延迟测试集中找到不关心的位,同时通过保持对故障检测敏感的最长路径来保持其延迟测试质量,以及(2)一种称为基于证明概率的填充(jp -填充)的x填充方法。这对于减少发射引起的切换活动既有效又可扩展。该方案可轻松实现到任何ATPG流中,有效降低电源噪声,不影响延迟测试质量、测试数据量、面积开销和电路时序。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信