Managing signal, power and thermal integrity for 3D integration

M. Swaminathan
{"title":"Managing signal, power and thermal integrity for 3D integration","authors":"M. Swaminathan","doi":"10.1109/TEST.2014.7035313","DOIUrl":null,"url":null,"abstract":"Over the last several years, the buzzword in the electronics industry has been “More than Moore”, referring to the embedding of components into the package substrate and stacking of ICs and packages using wirebond and package on package (POP) technologies. This has led to the development of technologies that can lead to the miniaturization of electronic systems with coining of terms such as SIP (System in Package) and SOP (System on Package). More recently, the semiconductor industry has started focusing more on 3D integration using Through Silicon Vias (TSV). This is being quoted as a revolution in the electronics industry by several leading technologists. 3D technology, an alternative solution to the scaling problems being faced by the semiconductor industry provides a 3rd dimension for connecting transistors, ICs and packages together with short interconnections, with the possibility for miniaturization, as never before. The semiconductor industry is investing heavily on TSVs as it provides opportunities for improved performance, bandwidth, lower power, reduced delay, lower cost and overall system miniaturization. However, 3D integration poses several challenges related to managing signal, power and thermal integrity - three aspects of the problem that are pristine for ensuring system performance. In addition testing such integrated and miniaturized systems can be challenging as well. In this talk, a few approaches for managing signal, power and thermal integrity are presented in the context of 3D integration along with a few approaches for test and characterization.","PeriodicalId":6403,"journal":{"name":"2007 IEEE International Test Conference","volume":"59 1","pages":"1"},"PeriodicalIF":0.0000,"publicationDate":"2014-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 IEEE International Test Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TEST.2014.7035313","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Over the last several years, the buzzword in the electronics industry has been “More than Moore”, referring to the embedding of components into the package substrate and stacking of ICs and packages using wirebond and package on package (POP) technologies. This has led to the development of technologies that can lead to the miniaturization of electronic systems with coining of terms such as SIP (System in Package) and SOP (System on Package). More recently, the semiconductor industry has started focusing more on 3D integration using Through Silicon Vias (TSV). This is being quoted as a revolution in the electronics industry by several leading technologists. 3D technology, an alternative solution to the scaling problems being faced by the semiconductor industry provides a 3rd dimension for connecting transistors, ICs and packages together with short interconnections, with the possibility for miniaturization, as never before. The semiconductor industry is investing heavily on TSVs as it provides opportunities for improved performance, bandwidth, lower power, reduced delay, lower cost and overall system miniaturization. However, 3D integration poses several challenges related to managing signal, power and thermal integrity - three aspects of the problem that are pristine for ensuring system performance. In addition testing such integrated and miniaturized systems can be challenging as well. In this talk, a few approaches for managing signal, power and thermal integrity are presented in the context of 3D integration along with a few approaches for test and characterization.
管理3D集成的信号,电源和热完整性
在过去的几年里,电子行业的流行语一直是“超越摩尔”,指的是将组件嵌入到封装基板中,并使用线键和封装上封装(POP)技术堆叠ic和封装。这导致了技术的发展,可以导致电子系统的小型化,如SIP(系统在包)和SOP(系统在包)。最近,半导体行业开始更多地关注使用硅通孔(TSV)的3D集成。这被几位领先的技术专家称为电子工业的一次革命。3D技术是半导体行业所面临的缩放问题的另一种解决方案,它为连接晶体管、集成电路和封装提供了三维空间,并具有前所未有的小型化可能性。半导体行业正在大力投资tsv,因为它提供了提高性能、带宽、降低功耗、降低延迟、降低成本和整体系统小型化的机会。然而,3D集成带来了与管理信号、电源和热完整性相关的几个挑战,这三个方面的问题对于确保系统性能至关重要。此外,测试这种集成和小型化的系统也具有挑战性。在这次演讲中,介绍了在3D集成背景下管理信号、功率和热完整性的一些方法,以及一些测试和表征的方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信