Forming a more robust sidewall spacer with lower k (dielectric constant) value

Tao Han, M. Gu, S. Grunow, Huang Liu, S. Sankaran, Jinping Liu
{"title":"Forming a more robust sidewall spacer with lower k (dielectric constant) value","authors":"Tao Han, M. Gu, S. Grunow, Huang Liu, S. Sankaran, Jinping Liu","doi":"10.1109/CSTIC.2017.7919797","DOIUrl":null,"url":null,"abstract":"Device scaling leads to tough challenges not only in patterning, but also in device performance due to scaled contact area, smaller stressors, and increased parasites capacitance. There is immediate need to implement low k spacers. Low-k materials, however turn out to be weak, especially after going through subsequent integration, such as cleans and etching. Here we report issues with integrating low-k spacers materials in the state-of-the-art CMOS technologies and propose one method to solve these issues.","PeriodicalId":6846,"journal":{"name":"2017 China Semiconductor Technology International Conference (CSTIC)","volume":"37 8 1","pages":"1-3"},"PeriodicalIF":0.0000,"publicationDate":"2017-03-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 China Semiconductor Technology International Conference (CSTIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CSTIC.2017.7919797","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Device scaling leads to tough challenges not only in patterning, but also in device performance due to scaled contact area, smaller stressors, and increased parasites capacitance. There is immediate need to implement low k spacers. Low-k materials, however turn out to be weak, especially after going through subsequent integration, such as cleans and etching. Here we report issues with integrating low-k spacers materials in the state-of-the-art CMOS technologies and propose one method to solve these issues.
形成具有更低介电常数值的更坚固的侧壁间隔
器件缩放不仅在图形方面带来了严峻的挑战,而且由于缩放的接触面积,更小的应力源和增加的寄生电容,器件性能也面临着严峻的挑战。迫切需要实现低k间隔器。然而,低k材料却很弱,尤其是在经过后续的整合之后,比如清洗和蚀刻。在这里,我们报告了在最先进的CMOS技术中集成低k间隔材料的问题,并提出了一种解决这些问题的方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信