Memory-loss resilient controller design for temporal logic constraints

Q2 Engineering
Matthew Abate, W. Stuckey, L. Lerner, Eric Féron, Samuel Coogan
{"title":"Memory-loss resilient controller design for temporal logic constraints","authors":"Matthew Abate, W. Stuckey, L. Lerner, Eric Féron, Samuel Coogan","doi":"10.1080/23335777.2020.1837248","DOIUrl":null,"url":null,"abstract":"ABSTRACT This paper studies the problem of controlling finite nondeterministic transition systems to satisfy constraints given as linear temporal logic properties. A controller architecture is proposed that maps finite fragments of the state trajectory history to control inputs. This approach avoids the standard controller construction that employs an onboard automaton which is fragile to memory loss or errors. In contrast, the proposed architecture requires storing only a finite sequence of previous system states in memory and is therefore resilient to memory loss. In particular, the system will operate unaltered after such a memory-loss event once the system recollects this finite sequence of system states. A generalised algorithm is outlined for controller synthesis in this manner. Additionally, we demonstrate the construction and implementation of such a memory-loss resilient controller through an experimental demonstration on a differential-drive robot that experiences memory-loss events.","PeriodicalId":37058,"journal":{"name":"Cyber-Physical Systems","volume":"17 1","pages":"221 - 242"},"PeriodicalIF":0.0000,"publicationDate":"2020-10-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Cyber-Physical Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1080/23335777.2020.1837248","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"Engineering","Score":null,"Total":0}
引用次数: 0

Abstract

ABSTRACT This paper studies the problem of controlling finite nondeterministic transition systems to satisfy constraints given as linear temporal logic properties. A controller architecture is proposed that maps finite fragments of the state trajectory history to control inputs. This approach avoids the standard controller construction that employs an onboard automaton which is fragile to memory loss or errors. In contrast, the proposed architecture requires storing only a finite sequence of previous system states in memory and is therefore resilient to memory loss. In particular, the system will operate unaltered after such a memory-loss event once the system recollects this finite sequence of system states. A generalised algorithm is outlined for controller synthesis in this manner. Additionally, we demonstrate the construction and implementation of such a memory-loss resilient controller through an experimental demonstration on a differential-drive robot that experiences memory-loss events.
时间逻辑约束下的记忆丢失弹性控制器设计
摘要研究了控制有限不确定性过渡系统以满足线性时间逻辑性质给出的约束的问题。提出了一种将状态轨迹历史的有限片段映射到控制输入的控制器结构。这种方法避免了采用机载自动机的标准控制器结构,这种结构容易丢失记忆或出错。相比之下,所提出的体系结构只需要在内存中存储以前系统状态的有限序列,因此对内存丢失具有弹性。特别是,一旦系统重新收集了这个有限的系统状态序列,在这种内存丢失事件之后,系统将保持不变地运行。以这种方式概述了一种用于控制器综合的广义算法。此外,我们通过在经历记忆丢失事件的差动驱动机器人上的实验演示来演示这种记忆丢失弹性控制器的构建和实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
Cyber-Physical Systems
Cyber-Physical Systems Engineering-Computational Mechanics
CiteScore
3.10
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信