A concurrent approach for testing address decoder faults in eFlash memories

O. Ginez, P. Girard, C. Landrault, S. Pravossoudovitch, A. Virazel, J. Daga
{"title":"A concurrent approach for testing address decoder faults in eFlash memories","authors":"O. Ginez, P. Girard, C. Landrault, S. Pravossoudovitch, A. Virazel, J. Daga","doi":"10.1109/TEST.2007.4437567","DOIUrl":null,"url":null,"abstract":"The evolution of system-on-chip (SoC) designs involves the development of non-volatile memory technologies like Flash. As any kind of memories, embedded Flash (eFlash) can be subjected to complex functional faults that are related to their particular technological process and to their integration density. In this paper, we address a major issue during eFlash testing, namely the test of Address decoder Faults (AFs), which is generally very time consuming with ad-hoc solutions presently used in industry. In the first part of the paper, we show the impact of AFs on the functional behavior of an eFlash. Next, we use an analogy with RAM memory testing to classify AFs with respect to their functional behavior. We then obtain AFs acting either as stuck-at faults or as state coupling faults. In the fourth part of the paper, we propose a concurrent approach for testing AFs acting on either the word line decoder or the bit line decoder. The proposed approach allows using a minimal number of programming operations during test application. Finally, we propose a compaction procedure to further reduce the test time of AFs. As a result, huge reductions in test time can be achieved; experiments on a 4 Mbits eFlash have shown that a test time reduction factor of 34x can be obtained when compared to the global eFlash test flow presently used in industry. An additional important feature of the proposed strategy is that it allows testing 100% of other critical faults in eFlashs (stuck-at, transition and state coupling faults) beside full coverage of AFs.","PeriodicalId":6403,"journal":{"name":"2007 IEEE International Test Conference","volume":"180 1","pages":"1-10"},"PeriodicalIF":0.0000,"publicationDate":"2007-12-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 IEEE International Test Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TEST.2007.4437567","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

The evolution of system-on-chip (SoC) designs involves the development of non-volatile memory technologies like Flash. As any kind of memories, embedded Flash (eFlash) can be subjected to complex functional faults that are related to their particular technological process and to their integration density. In this paper, we address a major issue during eFlash testing, namely the test of Address decoder Faults (AFs), which is generally very time consuming with ad-hoc solutions presently used in industry. In the first part of the paper, we show the impact of AFs on the functional behavior of an eFlash. Next, we use an analogy with RAM memory testing to classify AFs with respect to their functional behavior. We then obtain AFs acting either as stuck-at faults or as state coupling faults. In the fourth part of the paper, we propose a concurrent approach for testing AFs acting on either the word line decoder or the bit line decoder. The proposed approach allows using a minimal number of programming operations during test application. Finally, we propose a compaction procedure to further reduce the test time of AFs. As a result, huge reductions in test time can be achieved; experiments on a 4 Mbits eFlash have shown that a test time reduction factor of 34x can be obtained when compared to the global eFlash test flow presently used in industry. An additional important feature of the proposed strategy is that it allows testing 100% of other critical faults in eFlashs (stuck-at, transition and state coupling faults) beside full coverage of AFs.
一种测试eFlash存储器中地址解码器故障的并发方法
片上系统(SoC)设计的演变涉及非易失性存储技术的发展,如Flash。与任何类型的存储器一样,嵌入式Flash (eFlash)可能遭受复杂的功能故障,这些故障与其特定的技术过程和集成密度有关。在本文中,我们解决了eFlash测试中的一个主要问题,即地址解码器故障(AFs)的测试,这对于目前在工业中使用的自组织解决方案来说通常非常耗时。在本文的第一部分中,我们展示了af对eFlash功能行为的影响。接下来,我们使用RAM内存测试的类比,根据功能行为对af进行分类。然后我们得到作为卡滞故障或作为状态耦合故障的af。在论文的第四部分,我们提出了一种并行的方法来测试af在字线解码器或位线解码器上的作用。建议的方法允许在测试应用程序期间使用最少数量的编程操作。最后,我们提出了一种压实程序,以进一步缩短AFs的测试时间。因此,可以大大减少测试时间;在4mbits eFlash上的实验表明,与目前工业上使用的全球eFlash测试流程相比,可以获得34倍的测试时间减少因子。所提出的策略的另一个重要特性是,除了完全覆盖af之外,它允许测试eflash中100%的其他关键故障(卡滞、转换和状态耦合故障)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信