{"title":"Embedded Memory Test Strategies and Repair","authors":"M. A. Ahmed, D. Rani, S. A. Sattar","doi":"10.5829/ije.2017.30.06c.03","DOIUrl":null,"url":null,"abstract":"The demand of self- testing proportionally increases with memory size in System on Chip (SoC). SoC \narchitecture normally occupies the majority of its area by memories. Due to increase in density of \nembedded memories, there is a need of self- testing mechanism in SoC design. Therefore, this research \nstudy focuses on this problem and introduces a smooth solution for self- testing. In the proposed \nmemory test algorithm, the self-testing as well as self-repair mechanisms are incorporated. This \nscheme repairs the detected faults and is easily integrated with SoC design. Here, an attempt has been \nmade to implement the memory built- in-self- repair (MBISR) architecture to test and repair the faults \nfrom the embedded memories. It is little, and it supports at-fast test without timing penalty during its \noperation. The proposed method is a better alternative in speed and low area overhead. Thus, it plays a \nsignificant role in yield improvement.","PeriodicalId":14066,"journal":{"name":"International Journal of Engineering - Transactions C: Aspects","volume":"27 1","pages":"839-845"},"PeriodicalIF":0.0000,"publicationDate":"2017-04-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Journal of Engineering - Transactions C: Aspects","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.5829/ije.2017.30.06c.03","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"Engineering","Score":null,"Total":0}
引用次数: 9
Abstract
The demand of self- testing proportionally increases with memory size in System on Chip (SoC). SoC
architecture normally occupies the majority of its area by memories. Due to increase in density of
embedded memories, there is a need of self- testing mechanism in SoC design. Therefore, this research
study focuses on this problem and introduces a smooth solution for self- testing. In the proposed
memory test algorithm, the self-testing as well as self-repair mechanisms are incorporated. This
scheme repairs the detected faults and is easily integrated with SoC design. Here, an attempt has been
made to implement the memory built- in-self- repair (MBISR) architecture to test and repair the faults
from the embedded memories. It is little, and it supports at-fast test without timing penalty during its
operation. The proposed method is a better alternative in speed and low area overhead. Thus, it plays a
significant role in yield improvement.