Double Feature Extraction Method for Wafer Map Classification Based on Convolution Neural Network

Yang Yuan-Fu, Sun Min
{"title":"Double Feature Extraction Method for Wafer Map Classification Based on Convolution Neural Network","authors":"Yang Yuan-Fu, Sun Min","doi":"10.1109/ASMC49169.2020.9185393","DOIUrl":null,"url":null,"abstract":"The individual components of an integrated circuit (IC) are extremely small and its production demands precision at an atomic level. ICs are made by creating circuit structures on a wafer made out of very pure semiconducting material, typically silicon, and interconnecting the structures using wires. In order to produce high density IC, the wafer surface must be extremely clean and the circuit layers fabricated on the previous wafer should be aligned. If these conditions are not satisfied, the high density structure may collapse.To prevent this from happening, the wafers must be constantly cleaned to avoid contamination, and to remove the left-over of the previous process steps. Then, automatic defect classification (ADC) is used to identify and classify wafer surface defects using scanning electron microscope images. However, the classification performance of current ADC systems is poor. If the defects could be classified correctly, then the root of the fabrication problem can be recognized and eventually resolved.Machine learning techniques have been widely accepted and are well suited for such classification problems. In this paper, we propose double feature extraction method based on convolution neural network. The proposed model uses the Radon transform for the first feature extraction, and then input this feature into the convolution layer for the second feature extraction. Experiments with real-world data set verified that the proposed method achieves high defect classification performance, defect pattern recognition accuracy up to 98.5%, and we confirmed the effectiveness of the proposed feature extraction technique.","PeriodicalId":6771,"journal":{"name":"2020 31st Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC)","volume":"9 1","pages":"1-6"},"PeriodicalIF":0.0000,"publicationDate":"2020-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 31st Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASMC49169.2020.9185393","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

Abstract

The individual components of an integrated circuit (IC) are extremely small and its production demands precision at an atomic level. ICs are made by creating circuit structures on a wafer made out of very pure semiconducting material, typically silicon, and interconnecting the structures using wires. In order to produce high density IC, the wafer surface must be extremely clean and the circuit layers fabricated on the previous wafer should be aligned. If these conditions are not satisfied, the high density structure may collapse.To prevent this from happening, the wafers must be constantly cleaned to avoid contamination, and to remove the left-over of the previous process steps. Then, automatic defect classification (ADC) is used to identify and classify wafer surface defects using scanning electron microscope images. However, the classification performance of current ADC systems is poor. If the defects could be classified correctly, then the root of the fabrication problem can be recognized and eventually resolved.Machine learning techniques have been widely accepted and are well suited for such classification problems. In this paper, we propose double feature extraction method based on convolution neural network. The proposed model uses the Radon transform for the first feature extraction, and then input this feature into the convolution layer for the second feature extraction. Experiments with real-world data set verified that the proposed method achieves high defect classification performance, defect pattern recognition accuracy up to 98.5%, and we confirmed the effectiveness of the proposed feature extraction technique.
基于卷积神经网络的晶圆图分类双特征提取方法
集成电路(IC)的单个组件非常小,其生产要求精度达到原子水平。集成电路是通过在由非常纯的半导体材料(通常是硅)制成的晶圆上创建电路结构,并使用导线将结构互连而制成的。为了生产高密度集成电路,晶圆表面必须非常干净,并且在前一个晶圆上制造的电路层应该对齐。如果不满足这些条件,高密度结构可能会坍塌。为了防止这种情况发生,晶圆片必须经常清洗,以避免污染,并去除前一个工艺步骤的残留物。然后,采用自动缺陷分类(ADC)技术,利用扫描电镜图像对晶圆表面缺陷进行识别和分类。然而,目前的ADC系统的分类性能较差。如果能对缺陷进行正确的分类,那么就能识别并最终解决制造问题的根源。机器学习技术已经被广泛接受,并且非常适合这种分类问题。本文提出了一种基于卷积神经网络的双特征提取方法。该模型使用Radon变换进行第一次特征提取,然后将该特征输入到卷积层进行第二次特征提取。在真实数据集上的实验验证了所提方法具有较高的缺陷分类性能,缺陷模式识别准确率高达98.5%,并验证了所提特征提取技术的有效性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信