K. Esmark, C. Furbock, H. Gossner, G. Groos, M. Litzenberger, D. Pogany, R. Zelsacher, M. Stecher, E. Gornik
{"title":"Simulation and experimental study of temperature distribution during ESD stress in smart-power technology ESD protection structures","authors":"K. Esmark, C. Furbock, H. Gossner, G. Groos, M. Litzenberger, D. Pogany, R. Zelsacher, M. Stecher, E. Gornik","doi":"10.1109/RELPHY.2000.843931","DOIUrl":null,"url":null,"abstract":"Electro-thermal simulation and a laser-interferometric thermal mapping technique are employed to study temperature distribution and dynamics in smart power technology electrostatic discharge (ESD) protection npn transistor devices during a high current stress. The simulation predicts two temperature peaks along the device length which are due to a vertical and lateral current pathway in the studied devices. The temperature distribution in the device is studied via the measurements of the temperature-induced optical phase shift from the device backside. The position of the temperature peaks, their temporal evolution and stress level dependence obtained by experiment and simulation are in good agreement.","PeriodicalId":6387,"journal":{"name":"2000 IEEE International Reliability Physics Symposium Proceedings. 38th Annual (Cat. No.00CH37059)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2000-04-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"22","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2000 IEEE International Reliability Physics Symposium Proceedings. 38th Annual (Cat. No.00CH37059)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RELPHY.2000.843931","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 22
Abstract
Electro-thermal simulation and a laser-interferometric thermal mapping technique are employed to study temperature distribution and dynamics in smart power technology electrostatic discharge (ESD) protection npn transistor devices during a high current stress. The simulation predicts two temperature peaks along the device length which are due to a vertical and lateral current pathway in the studied devices. The temperature distribution in the device is studied via the measurements of the temperature-induced optical phase shift from the device backside. The position of the temperature peaks, their temporal evolution and stress level dependence obtained by experiment and simulation are in good agreement.