A 10b 42MS/s SAR ADC with Power Efficient Design

Huo Hongfei, Liu Yihua, Li Xiaopeng, Zhang Youtao, Guo Yufeng, Gao Hao, Zhang Yi
{"title":"A 10b 42MS/s SAR ADC with Power Efficient Design","authors":"Huo Hongfei, Liu Yihua, Li Xiaopeng, Zhang Youtao, Guo Yufeng, Gao Hao, Zhang Yi","doi":"10.1109/ICICM54364.2021.9660351","DOIUrl":null,"url":null,"abstract":"A 10b 42MS/s power-efficient successive-approximation-register (SAR) analog-to-digital converter (ADC) is presented in this paper. The ADC structure is optimized for lower power consumption. For this purpose, an accuracy-enhanced DAC switching method and a comparator that can dynamically adjust current to save energy are introduced. The linearity of SAR ADCs can be improved without adding capacitors or calibration logic in this way. In 130nm CMOS process, simulation results show the ADC achieves a SNDR of 60dB for Nyquist input and consumes $510 \\mu \\mathrm{W}$ under a 1.2V power supply.","PeriodicalId":6693,"journal":{"name":"2021 6th International Conference on Integrated Circuits and Microsystems (ICICM)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2021-10-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 6th International Conference on Integrated Circuits and Microsystems (ICICM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICM54364.2021.9660351","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

A 10b 42MS/s power-efficient successive-approximation-register (SAR) analog-to-digital converter (ADC) is presented in this paper. The ADC structure is optimized for lower power consumption. For this purpose, an accuracy-enhanced DAC switching method and a comparator that can dynamically adjust current to save energy are introduced. The linearity of SAR ADCs can be improved without adding capacitors or calibration logic in this way. In 130nm CMOS process, simulation results show the ADC achieves a SNDR of 60dB for Nyquist input and consumes $510 \mu \mathrm{W}$ under a 1.2V power supply.
一种10b 42MS/s SAR ADC,具有高效功耗设计
本文介绍了一种10b42ms /s的低功耗连续逼近寄存器(SAR)模数转换器(ADC)。ADC结构经过优化,可降低功耗。为此,介绍了一种提高精度的DAC开关方法和一种可以动态调节电流以节省能量的比较器。这种方法可以在不增加电容或校准逻辑的情况下改善SAR adc的线性度。在130nm CMOS工艺下,仿真结果表明,在1.2V电源下,ADC在Nyquist输入下实现了60dB的SNDR,功耗为510 \mu \math {W}$。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信