Design and implementation of an ultra-high speed data acquisition system for HRRATI

Bi Xin, Jinsong Du, Fan Wei
{"title":"Design and implementation of an ultra-high speed data acquisition system for HRRATI","authors":"Bi Xin, Jinsong Du, Fan Wei","doi":"10.1109/ISIEA.2009.5356476","DOIUrl":null,"url":null,"abstract":"Data Acquisition System (DAS) is a fundamental functional part in every radar application, especially when used for high range resolution radar system. This paper presents a high speed and reliable DAS of a High range Resolution Radar used for Acquiring Traffic flow Information (HRRATI). The system uses high performance Field Programmable Gate Array (FPGA) to cope with the data transformed by the high speed 8-bits Analog-to-Digital Converter (ADC08D500), which performs digitization of the dual channels radar echo signals with sampling rate at 500MHz. The signal bandwidth up to 180MHz in each channel, then the system preprocesses all the data onboard in real time. In view of the broad bandwidth of the signal and high sampling rate, clock jitter, signal integrity and EMI/EMC issues assume great importance and pose a great challenge to the Printed Circuit Board (PCB) design. This paper gives a thorough investigation of such problems. Finally, clock jitter and ENOB test experiment results show that the DAS is capable of sampling the radar signal effectively.","PeriodicalId":6447,"journal":{"name":"2009 IEEE Symposium on Industrial Electronics & Applications","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2009-12-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 IEEE Symposium on Industrial Electronics & Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISIEA.2009.5356476","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

Data Acquisition System (DAS) is a fundamental functional part in every radar application, especially when used for high range resolution radar system. This paper presents a high speed and reliable DAS of a High range Resolution Radar used for Acquiring Traffic flow Information (HRRATI). The system uses high performance Field Programmable Gate Array (FPGA) to cope with the data transformed by the high speed 8-bits Analog-to-Digital Converter (ADC08D500), which performs digitization of the dual channels radar echo signals with sampling rate at 500MHz. The signal bandwidth up to 180MHz in each channel, then the system preprocesses all the data onboard in real time. In view of the broad bandwidth of the signal and high sampling rate, clock jitter, signal integrity and EMI/EMC issues assume great importance and pose a great challenge to the Printed Circuit Board (PCB) design. This paper gives a thorough investigation of such problems. Finally, clock jitter and ENOB test experiment results show that the DAS is capable of sampling the radar signal effectively.
超高速HRRATI数据采集系统的设计与实现
数据采集系统(DAS)是雷达应用中必不可少的重要组成部分,特别是在高距离分辨率雷达系统中。提出了一种高速、可靠的高距离分辨率雷达交通流信息采集DAS。该系统采用高性能现场可编程门阵列(FPGA)处理高速8位模数转换器(ADC08D500)转换的数据,对采样率为500MHz的双通道雷达回波信号进行数字化处理。每个通道的信号带宽高达180MHz,然后系统对所有板载数据进行实时预处理。鉴于信号的宽带宽和高采样率,时钟抖动、信号完整性和EMI/EMC问题对印刷电路板(PCB)的设计具有重要的意义和巨大的挑战。本文对这些问题进行了深入的研究。时钟抖动和ENOB测试实验结果表明,DAS能够有效地对雷达信号进行采样。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信