{"title":"Artificial intelligence approach to test vector reordering for dynamic power reduction during VLSI testing","authors":"Sudip Roy, I. Gupta, A. Pal","doi":"10.1109/TENCON.2008.4766747","DOIUrl":null,"url":null,"abstract":"As the feature size is scaled down with process technology advancement, power minimization has become a serious problem for the designers as well as the test engineers. Test vector reordering for dynamic power minimization during combinational circuit testing is a sub-problem of the general goal of low power testing. In this paper we have proposed an AI-based approach to order the test vectors in an optimal manner to minimize switching activity during testing. Empirically, the proposed algorithm yields on an average of about 22% reduction in switching activity over that given by a standard ATPG tool Synopsis TetraMax, which is also more than the reduction after applying existing Chained Lin-Kernighan heuristic.","PeriodicalId":22230,"journal":{"name":"TENCON 2008 - 2008 IEEE Region 10 Conference","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2008-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"14","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"TENCON 2008 - 2008 IEEE Region 10 Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TENCON.2008.4766747","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 14
Abstract
As the feature size is scaled down with process technology advancement, power minimization has become a serious problem for the designers as well as the test engineers. Test vector reordering for dynamic power minimization during combinational circuit testing is a sub-problem of the general goal of low power testing. In this paper we have proposed an AI-based approach to order the test vectors in an optimal manner to minimize switching activity during testing. Empirically, the proposed algorithm yields on an average of about 22% reduction in switching activity over that given by a standard ATPG tool Synopsis TetraMax, which is also more than the reduction after applying existing Chained Lin-Kernighan heuristic.